Line Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_phy_rd_buffers
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T13,T71 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T16 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T16,T5 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T16 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T16 |
Branch Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T11,T13,T71 |
0 |
0 |
1 |
- |
- |
Covered |
T2,T16,T5 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T16 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T16 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5524934 |
0 |
0 |
T1 |
10124 |
10 |
0 |
0 |
T2 |
17064 |
49 |
0 |
0 |
T3 |
16712 |
0 |
0 |
0 |
T4 |
3392280 |
45708 |
0 |
0 |
T5 |
0 |
114 |
0 |
0 |
T6 |
0 |
44327 |
0 |
0 |
T10 |
31544 |
0 |
0 |
0 |
T11 |
6685056 |
1280 |
0 |
0 |
T13 |
0 |
512 |
0 |
0 |
T16 |
12744 |
35 |
0 |
0 |
T17 |
25640 |
0 |
0 |
0 |
T18 |
18456 |
9 |
0 |
0 |
T19 |
10544 |
0 |
0 |
0 |
T24 |
0 |
40 |
0 |
0 |
T28 |
456716 |
0 |
0 |
0 |
T38 |
0 |
111 |
0 |
0 |
T53 |
0 |
209 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5524929 |
0 |
0 |
T1 |
10124 |
10 |
0 |
0 |
T2 |
17064 |
49 |
0 |
0 |
T3 |
16712 |
0 |
0 |
0 |
T4 |
3392280 |
45708 |
0 |
0 |
T5 |
0 |
114 |
0 |
0 |
T6 |
0 |
44327 |
0 |
0 |
T10 |
31544 |
0 |
0 |
0 |
T11 |
6685056 |
1280 |
0 |
0 |
T13 |
0 |
512 |
0 |
0 |
T16 |
12744 |
35 |
0 |
0 |
T17 |
25640 |
0 |
0 |
0 |
T18 |
18456 |
9 |
0 |
0 |
T19 |
10544 |
0 |
0 |
0 |
T24 |
0 |
40 |
0 |
0 |
T28 |
456716 |
0 |
0 |
0 |
T38 |
0 |
111 |
0 |
0 |
T53 |
0 |
209 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T16,T18 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T13,T71 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T16,T18 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T13,T54 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T16,T18 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T16,T18 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T11,T13,T71 |
0 |
0 |
1 |
- |
- |
Covered |
T5,T13,T54 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T16,T18 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T16,T18 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
402595816 |
736972 |
0 |
0 |
T2 |
2133 |
11 |
0 |
0 |
T3 |
2089 |
0 |
0 |
0 |
T4 |
424035 |
5827 |
0 |
0 |
T5 |
0 |
14 |
0 |
0 |
T6 |
0 |
5291 |
0 |
0 |
T10 |
3943 |
0 |
0 |
0 |
T11 |
835632 |
256 |
0 |
0 |
T16 |
1593 |
9 |
0 |
0 |
T17 |
3205 |
0 |
0 |
0 |
T18 |
2307 |
2 |
0 |
0 |
T19 |
1318 |
0 |
0 |
0 |
T24 |
0 |
9 |
0 |
0 |
T28 |
114179 |
0 |
0 |
0 |
T38 |
0 |
9 |
0 |
0 |
T53 |
0 |
22 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
402595816 |
736972 |
0 |
0 |
T2 |
2133 |
11 |
0 |
0 |
T3 |
2089 |
0 |
0 |
0 |
T4 |
424035 |
5827 |
0 |
0 |
T5 |
0 |
14 |
0 |
0 |
T6 |
0 |
5291 |
0 |
0 |
T10 |
3943 |
0 |
0 |
0 |
T11 |
835632 |
256 |
0 |
0 |
T16 |
1593 |
9 |
0 |
0 |
T17 |
3205 |
0 |
0 |
0 |
T18 |
2307 |
2 |
0 |
0 |
T19 |
1318 |
0 |
0 |
0 |
T24 |
0 |
9 |
0 |
0 |
T28 |
114179 |
0 |
0 |
0 |
T38 |
0 |
9 |
0 |
0 |
T53 |
0 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T16,T18 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T13,T71 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T16,T18 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T24,T13 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T16,T18 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T16,T18 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T11,T13,T71 |
0 |
0 |
1 |
- |
- |
Covered |
T5,T24,T13 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T16,T18 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T16,T18 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
402595816 |
736906 |
0 |
0 |
T2 |
2133 |
11 |
0 |
0 |
T3 |
2089 |
0 |
0 |
0 |
T4 |
424035 |
5827 |
0 |
0 |
T5 |
0 |
14 |
0 |
0 |
T6 |
0 |
5437 |
0 |
0 |
T10 |
3943 |
0 |
0 |
0 |
T11 |
835632 |
256 |
0 |
0 |
T16 |
1593 |
9 |
0 |
0 |
T17 |
3205 |
0 |
0 |
0 |
T18 |
2307 |
2 |
0 |
0 |
T19 |
1318 |
0 |
0 |
0 |
T24 |
0 |
10 |
0 |
0 |
T28 |
114179 |
0 |
0 |
0 |
T38 |
0 |
9 |
0 |
0 |
T53 |
0 |
22 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
402595816 |
736906 |
0 |
0 |
T2 |
2133 |
11 |
0 |
0 |
T3 |
2089 |
0 |
0 |
0 |
T4 |
424035 |
5827 |
0 |
0 |
T5 |
0 |
14 |
0 |
0 |
T6 |
0 |
5437 |
0 |
0 |
T10 |
3943 |
0 |
0 |
0 |
T11 |
835632 |
256 |
0 |
0 |
T16 |
1593 |
9 |
0 |
0 |
T17 |
3205 |
0 |
0 |
0 |
T18 |
2307 |
2 |
0 |
0 |
T19 |
1318 |
0 |
0 |
0 |
T24 |
0 |
10 |
0 |
0 |
T28 |
114179 |
0 |
0 |
0 |
T38 |
0 |
9 |
0 |
0 |
T53 |
0 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T16,T18 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T13,T71 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T16,T18 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T13,T54 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T16,T18 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T16,T18 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T11,T13,T71 |
0 |
0 |
1 |
- |
- |
Covered |
T5,T13,T54 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T16,T18 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T16,T18 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
402595816 |
736468 |
0 |
0 |
T2 |
2133 |
11 |
0 |
0 |
T3 |
2089 |
0 |
0 |
0 |
T4 |
424035 |
5837 |
0 |
0 |
T5 |
0 |
14 |
0 |
0 |
T6 |
0 |
5305 |
0 |
0 |
T10 |
3943 |
0 |
0 |
0 |
T11 |
835632 |
256 |
0 |
0 |
T16 |
1593 |
8 |
0 |
0 |
T17 |
3205 |
0 |
0 |
0 |
T18 |
2307 |
2 |
0 |
0 |
T19 |
1318 |
0 |
0 |
0 |
T24 |
0 |
8 |
0 |
0 |
T28 |
114179 |
0 |
0 |
0 |
T38 |
0 |
9 |
0 |
0 |
T53 |
0 |
21 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
402595816 |
736466 |
0 |
0 |
T2 |
2133 |
11 |
0 |
0 |
T3 |
2089 |
0 |
0 |
0 |
T4 |
424035 |
5837 |
0 |
0 |
T5 |
0 |
14 |
0 |
0 |
T6 |
0 |
5305 |
0 |
0 |
T10 |
3943 |
0 |
0 |
0 |
T11 |
835632 |
256 |
0 |
0 |
T16 |
1593 |
8 |
0 |
0 |
T17 |
3205 |
0 |
0 |
0 |
T18 |
2307 |
2 |
0 |
0 |
T19 |
1318 |
0 |
0 |
0 |
T24 |
0 |
8 |
0 |
0 |
T28 |
114179 |
0 |
0 |
0 |
T38 |
0 |
9 |
0 |
0 |
T53 |
0 |
21 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T16,T18 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T13,T71 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T16,T18 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T16,T5 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T16,T18 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T16,T18 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T11,T13,T71 |
0 |
0 |
1 |
- |
- |
Covered |
T2,T16,T5 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T16,T18 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T16,T18 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
402595816 |
736210 |
0 |
0 |
T2 |
2133 |
11 |
0 |
0 |
T3 |
2089 |
0 |
0 |
0 |
T4 |
424035 |
5828 |
0 |
0 |
T5 |
0 |
13 |
0 |
0 |
T6 |
0 |
5341 |
0 |
0 |
T10 |
3943 |
0 |
0 |
0 |
T11 |
835632 |
256 |
0 |
0 |
T16 |
1593 |
9 |
0 |
0 |
T17 |
3205 |
0 |
0 |
0 |
T18 |
2307 |
1 |
0 |
0 |
T19 |
1318 |
0 |
0 |
0 |
T24 |
0 |
8 |
0 |
0 |
T28 |
114179 |
0 |
0 |
0 |
T38 |
0 |
9 |
0 |
0 |
T53 |
0 |
21 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
402595816 |
736210 |
0 |
0 |
T2 |
2133 |
11 |
0 |
0 |
T3 |
2089 |
0 |
0 |
0 |
T4 |
424035 |
5828 |
0 |
0 |
T5 |
0 |
13 |
0 |
0 |
T6 |
0 |
5341 |
0 |
0 |
T10 |
3943 |
0 |
0 |
0 |
T11 |
835632 |
256 |
0 |
0 |
T16 |
1593 |
9 |
0 |
0 |
T17 |
3205 |
0 |
0 |
0 |
T18 |
2307 |
1 |
0 |
0 |
T19 |
1318 |
0 |
0 |
0 |
T24 |
0 |
8 |
0 |
0 |
T28 |
114179 |
0 |
0 |
0 |
T38 |
0 |
9 |
0 |
0 |
T53 |
0 |
21 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T13,T71 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T18 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T72,T73 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T18 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T18 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T11,T13,T71 |
0 |
0 |
1 |
- |
- |
Covered |
T13,T72,T73 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T18 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T18 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
402595816 |
645041 |
0 |
0 |
T1 |
2531 |
3 |
0 |
0 |
T2 |
2133 |
2 |
0 |
0 |
T3 |
2089 |
0 |
0 |
0 |
T4 |
424035 |
5596 |
0 |
0 |
T5 |
0 |
15 |
0 |
0 |
T6 |
0 |
5808 |
0 |
0 |
T10 |
3943 |
0 |
0 |
0 |
T11 |
835632 |
64 |
0 |
0 |
T16 |
1593 |
0 |
0 |
0 |
T17 |
3205 |
0 |
0 |
0 |
T18 |
2307 |
1 |
0 |
0 |
T19 |
1318 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T38 |
0 |
19 |
0 |
0 |
T53 |
0 |
31 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
402595816 |
645039 |
0 |
0 |
T1 |
2531 |
3 |
0 |
0 |
T2 |
2133 |
2 |
0 |
0 |
T3 |
2089 |
0 |
0 |
0 |
T4 |
424035 |
5596 |
0 |
0 |
T5 |
0 |
15 |
0 |
0 |
T6 |
0 |
5808 |
0 |
0 |
T10 |
3943 |
0 |
0 |
0 |
T11 |
835632 |
64 |
0 |
0 |
T16 |
1593 |
0 |
0 |
0 |
T17 |
3205 |
0 |
0 |
0 |
T18 |
2307 |
1 |
0 |
0 |
T19 |
1318 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T38 |
0 |
19 |
0 |
0 |
T53 |
0 |
31 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T13,T71 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T18 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T72,T73 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T18 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T18 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T11,T13,T71 |
0 |
0 |
1 |
- |
- |
Covered |
T13,T72,T73 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T18 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T18 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
402595816 |
644843 |
0 |
0 |
T1 |
2531 |
3 |
0 |
0 |
T2 |
2133 |
1 |
0 |
0 |
T3 |
2089 |
0 |
0 |
0 |
T4 |
424035 |
5599 |
0 |
0 |
T5 |
0 |
15 |
0 |
0 |
T6 |
0 |
5687 |
0 |
0 |
T10 |
3943 |
0 |
0 |
0 |
T11 |
835632 |
64 |
0 |
0 |
T16 |
1593 |
0 |
0 |
0 |
T17 |
3205 |
0 |
0 |
0 |
T18 |
2307 |
1 |
0 |
0 |
T19 |
1318 |
0 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T38 |
0 |
19 |
0 |
0 |
T53 |
0 |
31 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
402595816 |
644842 |
0 |
0 |
T1 |
2531 |
3 |
0 |
0 |
T2 |
2133 |
1 |
0 |
0 |
T3 |
2089 |
0 |
0 |
0 |
T4 |
424035 |
5599 |
0 |
0 |
T5 |
0 |
15 |
0 |
0 |
T6 |
0 |
5687 |
0 |
0 |
T10 |
3943 |
0 |
0 |
0 |
T11 |
835632 |
64 |
0 |
0 |
T16 |
1593 |
0 |
0 |
0 |
T17 |
3205 |
0 |
0 |
0 |
T18 |
2307 |
1 |
0 |
0 |
T19 |
1318 |
0 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T38 |
0 |
19 |
0 |
0 |
T53 |
0 |
31 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T13,T71 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T72,T74 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T11,T13,T71 |
0 |
0 |
1 |
- |
- |
Covered |
T13,T72,T74 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
402595816 |
644462 |
0 |
0 |
T1 |
2531 |
2 |
0 |
0 |
T2 |
2133 |
1 |
0 |
0 |
T3 |
2089 |
0 |
0 |
0 |
T4 |
424035 |
5600 |
0 |
0 |
T5 |
0 |
15 |
0 |
0 |
T6 |
0 |
5718 |
0 |
0 |
T10 |
3943 |
0 |
0 |
0 |
T11 |
835632 |
64 |
0 |
0 |
T13 |
0 |
256 |
0 |
0 |
T16 |
1593 |
0 |
0 |
0 |
T17 |
3205 |
0 |
0 |
0 |
T18 |
2307 |
0 |
0 |
0 |
T19 |
1318 |
0 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T38 |
0 |
19 |
0 |
0 |
T53 |
0 |
31 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
402595816 |
644462 |
0 |
0 |
T1 |
2531 |
2 |
0 |
0 |
T2 |
2133 |
1 |
0 |
0 |
T3 |
2089 |
0 |
0 |
0 |
T4 |
424035 |
5600 |
0 |
0 |
T5 |
0 |
15 |
0 |
0 |
T6 |
0 |
5718 |
0 |
0 |
T10 |
3943 |
0 |
0 |
0 |
T11 |
835632 |
64 |
0 |
0 |
T13 |
0 |
256 |
0 |
0 |
T16 |
1593 |
0 |
0 |
0 |
T17 |
3205 |
0 |
0 |
0 |
T18 |
2307 |
0 |
0 |
0 |
T19 |
1318 |
0 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T38 |
0 |
19 |
0 |
0 |
T53 |
0 |
31 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T13,T71 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T72,T74 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T11,T13,T71 |
0 |
0 |
1 |
- |
- |
Covered |
T13,T72,T74 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
402595816 |
644032 |
0 |
0 |
T1 |
2531 |
2 |
0 |
0 |
T2 |
2133 |
1 |
0 |
0 |
T3 |
2089 |
0 |
0 |
0 |
T4 |
424035 |
5594 |
0 |
0 |
T5 |
0 |
14 |
0 |
0 |
T6 |
0 |
5740 |
0 |
0 |
T10 |
3943 |
0 |
0 |
0 |
T11 |
835632 |
64 |
0 |
0 |
T13 |
0 |
256 |
0 |
0 |
T16 |
1593 |
0 |
0 |
0 |
T17 |
3205 |
0 |
0 |
0 |
T18 |
2307 |
0 |
0 |
0 |
T19 |
1318 |
0 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T38 |
0 |
18 |
0 |
0 |
T53 |
0 |
30 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
402595816 |
644032 |
0 |
0 |
T1 |
2531 |
2 |
0 |
0 |
T2 |
2133 |
1 |
0 |
0 |
T3 |
2089 |
0 |
0 |
0 |
T4 |
424035 |
5594 |
0 |
0 |
T5 |
0 |
14 |
0 |
0 |
T6 |
0 |
5740 |
0 |
0 |
T10 |
3943 |
0 |
0 |
0 |
T11 |
835632 |
64 |
0 |
0 |
T13 |
0 |
256 |
0 |
0 |
T16 |
1593 |
0 |
0 |
0 |
T17 |
3205 |
0 |
0 |
0 |
T18 |
2307 |
0 |
0 |
0 |
T19 |
1318 |
0 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T38 |
0 |
18 |
0 |
0 |
T53 |
0 |
30 |
0 |
0 |