Line Coverage for Module :
flash_phy_rd_buf_dep
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 48 | 7 | 7 | 100.00 |
CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
ALWAYS | 76 | 6 | 6 | 100.00 |
ALWAYS | 90 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
|
|
|
MISSING_ELSE |
54 |
1 |
1 |
55 |
1 |
1 |
|
|
|
MISSING_ELSE |
61 |
1 |
1 |
62 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
80 |
1 |
1 |
|
|
|
MISSING_ELSE |
82 |
1 |
1 |
83 |
1 |
1 |
|
|
|
MISSING_ELSE |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
116 |
|
unreachable |
117 |
|
unreachable |
118 |
|
unreachable |
Cond Coverage for Module :
flash_phy_rd_buf_dep
| Total | Covered | Percent |
Conditions | 22 | 19 | 86.36 |
Logical | 22 | 19 | 86.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T7 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T7 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T3,T7 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T7,T5 |
1 | 1 | Covered | T1,T3,T7 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T3,T7 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T7,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T7 |
Branch Coverage for Module :
flash_phy_rd_buf_dep
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
13 |
100.00 |
TERNARY |
71 |
2 |
2 |
100.00 |
TERNARY |
72 |
2 |
2 |
100.00 |
IF |
51 |
2 |
2 |
100.00 |
IF |
54 |
2 |
2 |
100.00 |
IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T7 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T7 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T3,T7 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
0 |
- |
1 |
Covered |
T1,T3,T7 |
0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
761992704 |
6821684 |
0 |
0 |
T1 |
332426 |
44489 |
0 |
0 |
T2 |
81398 |
0 |
0 |
0 |
T3 |
1140948 |
16359 |
0 |
0 |
T4 |
433138 |
1024 |
0 |
0 |
T5 |
0 |
176 |
0 |
0 |
T6 |
0 |
1024 |
0 |
0 |
T7 |
9054 |
152 |
0 |
0 |
T11 |
2306 |
0 |
0 |
0 |
T13 |
0 |
32 |
0 |
0 |
T18 |
155432 |
0 |
0 |
0 |
T19 |
4926 |
0 |
0 |
0 |
T20 |
7248 |
0 |
0 |
0 |
T21 |
442984 |
0 |
0 |
0 |
T24 |
0 |
42761 |
0 |
0 |
T25 |
0 |
42 |
0 |
0 |
T26 |
0 |
68 |
0 |
0 |
T34 |
0 |
8389 |
0 |
0 |
T41 |
0 |
77 |
0 |
0 |
T56 |
0 |
992 |
0 |
0 |
T61 |
0 |
198 |
0 |
0 |
BufferDepRsp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
761992704 |
760256612 |
0 |
0 |
T1 |
332426 |
332176 |
0 |
0 |
T2 |
81398 |
81216 |
0 |
0 |
T3 |
1140948 |
1140600 |
0 |
0 |
T4 |
433138 |
433034 |
0 |
0 |
T7 |
9054 |
8898 |
0 |
0 |
T11 |
2306 |
1846 |
0 |
0 |
T18 |
155432 |
155246 |
0 |
0 |
T19 |
4926 |
4780 |
0 |
0 |
T20 |
7248 |
7102 |
0 |
0 |
T21 |
442984 |
442974 |
0 |
0 |
BufferIncrOverFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
761992704 |
6821688 |
0 |
0 |
T1 |
332426 |
44489 |
0 |
0 |
T2 |
81398 |
0 |
0 |
0 |
T3 |
1140948 |
16359 |
0 |
0 |
T4 |
433138 |
1024 |
0 |
0 |
T5 |
0 |
176 |
0 |
0 |
T6 |
0 |
1024 |
0 |
0 |
T7 |
9054 |
152 |
0 |
0 |
T11 |
2306 |
0 |
0 |
0 |
T13 |
0 |
32 |
0 |
0 |
T18 |
155432 |
0 |
0 |
0 |
T19 |
4926 |
0 |
0 |
0 |
T20 |
7248 |
0 |
0 |
0 |
T21 |
442984 |
0 |
0 |
0 |
T24 |
0 |
42761 |
0 |
0 |
T25 |
0 |
42 |
0 |
0 |
T26 |
0 |
68 |
0 |
0 |
T34 |
0 |
8389 |
0 |
0 |
T41 |
0 |
77 |
0 |
0 |
T56 |
0 |
992 |
0 |
0 |
T61 |
0 |
198 |
0 |
0 |
DepBufferRspOrder_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
761992706 |
16530140 |
0 |
0 |
T1 |
332426 |
44553 |
0 |
0 |
T2 |
81398 |
32 |
0 |
0 |
T3 |
1140948 |
16393 |
0 |
0 |
T4 |
433138 |
1056 |
0 |
0 |
T5 |
0 |
176 |
0 |
0 |
T7 |
9054 |
184 |
0 |
0 |
T11 |
2306 |
67 |
0 |
0 |
T15 |
0 |
131072 |
0 |
0 |
T18 |
155432 |
32 |
0 |
0 |
T19 |
4926 |
32 |
0 |
0 |
T20 |
7248 |
32 |
0 |
0 |
T21 |
442984 |
32 |
0 |
0 |
T24 |
0 |
20789 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T34 |
0 |
8389 |
0 |
0 |
T41 |
0 |
77 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 48 | 7 | 7 | 100.00 |
CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
ALWAYS | 76 | 6 | 6 | 100.00 |
ALWAYS | 90 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
|
|
|
MISSING_ELSE |
54 |
1 |
1 |
55 |
1 |
1 |
|
|
|
MISSING_ELSE |
61 |
1 |
1 |
62 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
80 |
1 |
1 |
|
|
|
MISSING_ELSE |
82 |
1 |
1 |
83 |
1 |
1 |
|
|
|
MISSING_ELSE |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
116 |
|
unreachable |
117 |
|
unreachable |
118 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Total | Covered | Percent |
Conditions | 22 | 19 | 86.36 |
Logical | 22 | 19 | 86.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T7 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T7 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T3,T7 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T7,T13,T41 |
1 | 1 | Covered | T1,T3,T7 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T3,T7 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T13,T41 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T7 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
13 |
100.00 |
TERNARY |
71 |
2 |
2 |
100.00 |
TERNARY |
72 |
2 |
2 |
100.00 |
IF |
51 |
2 |
2 |
100.00 |
IF |
54 |
2 |
2 |
100.00 |
IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T7 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T7 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T3,T7 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
0 |
- |
1 |
Covered |
T1,T3,T7 |
0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380996352 |
3765590 |
0 |
0 |
T1 |
166213 |
23676 |
0 |
0 |
T2 |
40699 |
0 |
0 |
0 |
T3 |
570474 |
8773 |
0 |
0 |
T4 |
216569 |
1024 |
0 |
0 |
T6 |
0 |
1024 |
0 |
0 |
T7 |
4527 |
98 |
0 |
0 |
T11 |
1153 |
0 |
0 |
0 |
T13 |
0 |
32 |
0 |
0 |
T18 |
77716 |
0 |
0 |
0 |
T19 |
2463 |
0 |
0 |
0 |
T20 |
3624 |
0 |
0 |
0 |
T21 |
221492 |
0 |
0 |
0 |
T24 |
0 |
21972 |
0 |
0 |
T25 |
0 |
34 |
0 |
0 |
T26 |
0 |
64 |
0 |
0 |
T56 |
0 |
992 |
0 |
0 |
BufferDepRsp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380996352 |
380128306 |
0 |
0 |
T1 |
166213 |
166088 |
0 |
0 |
T2 |
40699 |
40608 |
0 |
0 |
T3 |
570474 |
570300 |
0 |
0 |
T4 |
216569 |
216517 |
0 |
0 |
T7 |
4527 |
4449 |
0 |
0 |
T11 |
1153 |
923 |
0 |
0 |
T18 |
77716 |
77623 |
0 |
0 |
T19 |
2463 |
2390 |
0 |
0 |
T20 |
3624 |
3551 |
0 |
0 |
T21 |
221492 |
221487 |
0 |
0 |
BufferIncrOverFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380996352 |
3765592 |
0 |
0 |
T1 |
166213 |
23676 |
0 |
0 |
T2 |
40699 |
0 |
0 |
0 |
T3 |
570474 |
8773 |
0 |
0 |
T4 |
216569 |
1024 |
0 |
0 |
T6 |
0 |
1024 |
0 |
0 |
T7 |
4527 |
98 |
0 |
0 |
T11 |
1153 |
0 |
0 |
0 |
T13 |
0 |
32 |
0 |
0 |
T18 |
77716 |
0 |
0 |
0 |
T19 |
2463 |
0 |
0 |
0 |
T20 |
3624 |
0 |
0 |
0 |
T21 |
221492 |
0 |
0 |
0 |
T24 |
0 |
21972 |
0 |
0 |
T25 |
0 |
34 |
0 |
0 |
T26 |
0 |
64 |
0 |
0 |
T56 |
0 |
992 |
0 |
0 |
DepBufferRspOrder_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380996352 |
8901363 |
0 |
0 |
T1 |
166213 |
23740 |
0 |
0 |
T2 |
40699 |
32 |
0 |
0 |
T3 |
570474 |
8807 |
0 |
0 |
T4 |
216569 |
1056 |
0 |
0 |
T7 |
4527 |
130 |
0 |
0 |
T11 |
1153 |
67 |
0 |
0 |
T18 |
77716 |
32 |
0 |
0 |
T19 |
2463 |
32 |
0 |
0 |
T20 |
3624 |
32 |
0 |
0 |
T21 |
221492 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 48 | 7 | 7 | 100.00 |
CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
ALWAYS | 76 | 6 | 6 | 100.00 |
ALWAYS | 90 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
|
|
|
MISSING_ELSE |
54 |
1 |
1 |
55 |
1 |
1 |
|
|
|
MISSING_ELSE |
61 |
1 |
1 |
62 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
80 |
1 |
1 |
|
|
|
MISSING_ELSE |
82 |
1 |
1 |
83 |
1 |
1 |
|
|
|
MISSING_ELSE |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
116 |
|
unreachable |
117 |
|
unreachable |
118 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Total | Covered | Percent |
Conditions | 22 | 19 | 86.36 |
Logical | 22 | 19 | 86.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T15,T75,T109 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T7 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T7 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T3,T7 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T7,T5 |
1 | 1 | Covered | T1,T3,T7 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T3,T7 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T7,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T7 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
13 |
100.00 |
TERNARY |
71 |
2 |
2 |
100.00 |
TERNARY |
72 |
2 |
2 |
100.00 |
IF |
51 |
2 |
2 |
100.00 |
IF |
54 |
2 |
2 |
100.00 |
IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T7 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T7 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T3,T7 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
0 |
- |
1 |
Covered |
T1,T3,T7 |
0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380996352 |
3056094 |
0 |
0 |
T1 |
166213 |
20813 |
0 |
0 |
T2 |
40699 |
0 |
0 |
0 |
T3 |
570474 |
7586 |
0 |
0 |
T4 |
216569 |
0 |
0 |
0 |
T5 |
0 |
176 |
0 |
0 |
T7 |
4527 |
54 |
0 |
0 |
T11 |
1153 |
0 |
0 |
0 |
T18 |
77716 |
0 |
0 |
0 |
T19 |
2463 |
0 |
0 |
0 |
T20 |
3624 |
0 |
0 |
0 |
T21 |
221492 |
0 |
0 |
0 |
T24 |
0 |
20789 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T34 |
0 |
8389 |
0 |
0 |
T41 |
0 |
77 |
0 |
0 |
T61 |
0 |
198 |
0 |
0 |
BufferDepRsp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380996352 |
380128306 |
0 |
0 |
T1 |
166213 |
166088 |
0 |
0 |
T2 |
40699 |
40608 |
0 |
0 |
T3 |
570474 |
570300 |
0 |
0 |
T4 |
216569 |
216517 |
0 |
0 |
T7 |
4527 |
4449 |
0 |
0 |
T11 |
1153 |
923 |
0 |
0 |
T18 |
77716 |
77623 |
0 |
0 |
T19 |
2463 |
2390 |
0 |
0 |
T20 |
3624 |
3551 |
0 |
0 |
T21 |
221492 |
221487 |
0 |
0 |
BufferIncrOverFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380996352 |
3056096 |
0 |
0 |
T1 |
166213 |
20813 |
0 |
0 |
T2 |
40699 |
0 |
0 |
0 |
T3 |
570474 |
7586 |
0 |
0 |
T4 |
216569 |
0 |
0 |
0 |
T5 |
0 |
176 |
0 |
0 |
T7 |
4527 |
54 |
0 |
0 |
T11 |
1153 |
0 |
0 |
0 |
T18 |
77716 |
0 |
0 |
0 |
T19 |
2463 |
0 |
0 |
0 |
T20 |
3624 |
0 |
0 |
0 |
T21 |
221492 |
0 |
0 |
0 |
T24 |
0 |
20789 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T34 |
0 |
8389 |
0 |
0 |
T41 |
0 |
77 |
0 |
0 |
T61 |
0 |
198 |
0 |
0 |
DepBufferRspOrder_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380996354 |
7628777 |
0 |
0 |
T1 |
166213 |
20813 |
0 |
0 |
T2 |
40699 |
0 |
0 |
0 |
T3 |
570474 |
7586 |
0 |
0 |
T4 |
216569 |
0 |
0 |
0 |
T5 |
0 |
176 |
0 |
0 |
T7 |
4527 |
54 |
0 |
0 |
T11 |
1153 |
0 |
0 |
0 |
T15 |
0 |
131072 |
0 |
0 |
T18 |
77716 |
0 |
0 |
0 |
T19 |
2463 |
0 |
0 |
0 |
T20 |
3624 |
0 |
0 |
0 |
T21 |
221492 |
0 |
0 |
0 |
T24 |
0 |
20789 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T34 |
0 |
8389 |
0 |
0 |
T41 |
0 |
77 |
0 |
0 |