Line Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_phy_rd_buffers
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T74,T75 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T56 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T7 |
Branch Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T13,T74,T75 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T5,T56 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5248264 |
0 |
0 |
T1 |
1329704 |
31250 |
0 |
0 |
T2 |
325592 |
0 |
0 |
0 |
T3 |
4563792 |
16359 |
0 |
0 |
T4 |
1732552 |
512 |
0 |
0 |
T5 |
0 |
94 |
0 |
0 |
T6 |
0 |
512 |
0 |
0 |
T7 |
36216 |
82 |
0 |
0 |
T11 |
9224 |
0 |
0 |
0 |
T13 |
0 |
16 |
0 |
0 |
T18 |
621728 |
0 |
0 |
0 |
T19 |
19704 |
0 |
0 |
0 |
T20 |
28992 |
0 |
0 |
0 |
T21 |
1771936 |
0 |
0 |
0 |
T24 |
0 |
30035 |
0 |
0 |
T25 |
0 |
25 |
0 |
0 |
T26 |
0 |
36 |
0 |
0 |
T34 |
0 |
8389 |
0 |
0 |
T41 |
0 |
41 |
0 |
0 |
T56 |
0 |
480 |
0 |
0 |
T61 |
0 |
108 |
0 |
0 |
T63 |
0 |
22 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5248260 |
0 |
0 |
T1 |
1329704 |
31250 |
0 |
0 |
T2 |
325592 |
0 |
0 |
0 |
T3 |
4563792 |
16359 |
0 |
0 |
T4 |
1732552 |
512 |
0 |
0 |
T5 |
0 |
94 |
0 |
0 |
T6 |
0 |
512 |
0 |
0 |
T7 |
36216 |
82 |
0 |
0 |
T11 |
9224 |
0 |
0 |
0 |
T13 |
0 |
16 |
0 |
0 |
T18 |
621728 |
0 |
0 |
0 |
T19 |
19704 |
0 |
0 |
0 |
T20 |
28992 |
0 |
0 |
0 |
T21 |
1771936 |
0 |
0 |
0 |
T24 |
0 |
30035 |
0 |
0 |
T25 |
0 |
25 |
0 |
0 |
T26 |
0 |
36 |
0 |
0 |
T34 |
0 |
8389 |
0 |
0 |
T41 |
0 |
41 |
0 |
0 |
T56 |
0 |
480 |
0 |
0 |
T61 |
0 |
108 |
0 |
0 |
T63 |
0 |
22 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T74,T75 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T56,T76 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T7 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T13,T74,T75 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T56,T76 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380996352 |
702332 |
0 |
0 |
T1 |
166213 |
4113 |
0 |
0 |
T2 |
40699 |
0 |
0 |
0 |
T3 |
570474 |
2194 |
0 |
0 |
T4 |
216569 |
128 |
0 |
0 |
T6 |
0 |
128 |
0 |
0 |
T7 |
4527 |
13 |
0 |
0 |
T11 |
1153 |
0 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T18 |
77716 |
0 |
0 |
0 |
T19 |
2463 |
0 |
0 |
0 |
T20 |
3624 |
0 |
0 |
0 |
T21 |
221492 |
0 |
0 |
0 |
T24 |
0 |
3862 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T26 |
0 |
9 |
0 |
0 |
T56 |
0 |
120 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380996352 |
702332 |
0 |
0 |
T1 |
166213 |
4113 |
0 |
0 |
T2 |
40699 |
0 |
0 |
0 |
T3 |
570474 |
2194 |
0 |
0 |
T4 |
216569 |
128 |
0 |
0 |
T6 |
0 |
128 |
0 |
0 |
T7 |
4527 |
13 |
0 |
0 |
T11 |
1153 |
0 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T18 |
77716 |
0 |
0 |
0 |
T19 |
2463 |
0 |
0 |
0 |
T20 |
3624 |
0 |
0 |
0 |
T21 |
221492 |
0 |
0 |
0 |
T24 |
0 |
3862 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T26 |
0 |
9 |
0 |
0 |
T56 |
0 |
120 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T74,T75 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T56,T76 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T7 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T13,T74,T75 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T56,T76 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380996352 |
702495 |
0 |
0 |
T1 |
166213 |
4109 |
0 |
0 |
T2 |
40699 |
0 |
0 |
0 |
T3 |
570474 |
2193 |
0 |
0 |
T4 |
216569 |
128 |
0 |
0 |
T6 |
0 |
128 |
0 |
0 |
T7 |
4527 |
13 |
0 |
0 |
T11 |
1153 |
0 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T18 |
77716 |
0 |
0 |
0 |
T19 |
2463 |
0 |
0 |
0 |
T20 |
3624 |
0 |
0 |
0 |
T21 |
221492 |
0 |
0 |
0 |
T24 |
0 |
3865 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T56 |
0 |
120 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380996352 |
702494 |
0 |
0 |
T1 |
166213 |
4109 |
0 |
0 |
T2 |
40699 |
0 |
0 |
0 |
T3 |
570474 |
2193 |
0 |
0 |
T4 |
216569 |
128 |
0 |
0 |
T6 |
0 |
128 |
0 |
0 |
T7 |
4527 |
13 |
0 |
0 |
T11 |
1153 |
0 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T18 |
77716 |
0 |
0 |
0 |
T19 |
2463 |
0 |
0 |
0 |
T20 |
3624 |
0 |
0 |
0 |
T21 |
221492 |
0 |
0 |
0 |
T24 |
0 |
3865 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T56 |
0 |
120 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T74,T75 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T56,T76 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T7 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T13,T74,T75 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T56,T76 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380996352 |
702168 |
0 |
0 |
T1 |
166213 |
4109 |
0 |
0 |
T2 |
40699 |
0 |
0 |
0 |
T3 |
570474 |
2193 |
0 |
0 |
T4 |
216569 |
128 |
0 |
0 |
T6 |
0 |
128 |
0 |
0 |
T7 |
4527 |
13 |
0 |
0 |
T11 |
1153 |
0 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T18 |
77716 |
0 |
0 |
0 |
T19 |
2463 |
0 |
0 |
0 |
T20 |
3624 |
0 |
0 |
0 |
T21 |
221492 |
0 |
0 |
0 |
T24 |
0 |
3866 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T56 |
0 |
120 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380996352 |
702168 |
0 |
0 |
T1 |
166213 |
4109 |
0 |
0 |
T2 |
40699 |
0 |
0 |
0 |
T3 |
570474 |
2193 |
0 |
0 |
T4 |
216569 |
128 |
0 |
0 |
T6 |
0 |
128 |
0 |
0 |
T7 |
4527 |
13 |
0 |
0 |
T11 |
1153 |
0 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T18 |
77716 |
0 |
0 |
0 |
T19 |
2463 |
0 |
0 |
0 |
T20 |
3624 |
0 |
0 |
0 |
T21 |
221492 |
0 |
0 |
0 |
T24 |
0 |
3866 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T56 |
0 |
120 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T74,T75 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T56,T76 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T7 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T13,T74,T75 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T56,T76 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380996352 |
701524 |
0 |
0 |
T1 |
166213 |
4122 |
0 |
0 |
T2 |
40699 |
0 |
0 |
0 |
T3 |
570474 |
2193 |
0 |
0 |
T4 |
216569 |
128 |
0 |
0 |
T6 |
0 |
128 |
0 |
0 |
T7 |
4527 |
13 |
0 |
0 |
T11 |
1153 |
0 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T18 |
77716 |
0 |
0 |
0 |
T19 |
2463 |
0 |
0 |
0 |
T20 |
3624 |
0 |
0 |
0 |
T21 |
221492 |
0 |
0 |
0 |
T24 |
0 |
3867 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T56 |
0 |
120 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380996352 |
701523 |
0 |
0 |
T1 |
166213 |
4122 |
0 |
0 |
T2 |
40699 |
0 |
0 |
0 |
T3 |
570474 |
2193 |
0 |
0 |
T4 |
216569 |
128 |
0 |
0 |
T6 |
0 |
128 |
0 |
0 |
T7 |
4527 |
13 |
0 |
0 |
T11 |
1153 |
0 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T18 |
77716 |
0 |
0 |
0 |
T19 |
2463 |
0 |
0 |
0 |
T20 |
3624 |
0 |
0 |
0 |
T21 |
221492 |
0 |
0 |
0 |
T24 |
0 |
3867 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T56 |
0 |
120 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T75,T77,T78 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T61,T63 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T7 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T75,T77,T78 |
0 |
0 |
1 |
- |
- |
Covered |
T5,T61,T63 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380996352 |
610191 |
0 |
0 |
T1 |
166213 |
3698 |
0 |
0 |
T2 |
40699 |
0 |
0 |
0 |
T3 |
570474 |
1897 |
0 |
0 |
T4 |
216569 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T7 |
4527 |
8 |
0 |
0 |
T11 |
1153 |
0 |
0 |
0 |
T18 |
77716 |
0 |
0 |
0 |
T19 |
2463 |
0 |
0 |
0 |
T20 |
3624 |
0 |
0 |
0 |
T21 |
221492 |
0 |
0 |
0 |
T24 |
0 |
3648 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T34 |
0 |
2098 |
0 |
0 |
T41 |
0 |
11 |
0 |
0 |
T61 |
0 |
28 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380996352 |
610191 |
0 |
0 |
T1 |
166213 |
3698 |
0 |
0 |
T2 |
40699 |
0 |
0 |
0 |
T3 |
570474 |
1897 |
0 |
0 |
T4 |
216569 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T7 |
4527 |
8 |
0 |
0 |
T11 |
1153 |
0 |
0 |
0 |
T18 |
77716 |
0 |
0 |
0 |
T19 |
2463 |
0 |
0 |
0 |
T20 |
3624 |
0 |
0 |
0 |
T21 |
221492 |
0 |
0 |
0 |
T24 |
0 |
3648 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T34 |
0 |
2098 |
0 |
0 |
T41 |
0 |
11 |
0 |
0 |
T61 |
0 |
28 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T75,T77,T78 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T61,T63 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T7 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T75,T77,T78 |
0 |
0 |
1 |
- |
- |
Covered |
T5,T61,T63 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380996352 |
609802 |
0 |
0 |
T1 |
166213 |
3699 |
0 |
0 |
T2 |
40699 |
0 |
0 |
0 |
T3 |
570474 |
1897 |
0 |
0 |
T4 |
216569 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T7 |
4527 |
8 |
0 |
0 |
T11 |
1153 |
0 |
0 |
0 |
T18 |
77716 |
0 |
0 |
0 |
T19 |
2463 |
0 |
0 |
0 |
T20 |
3624 |
0 |
0 |
0 |
T21 |
221492 |
0 |
0 |
0 |
T24 |
0 |
3634 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T34 |
0 |
2097 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T61 |
0 |
28 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380996352 |
609801 |
0 |
0 |
T1 |
166213 |
3699 |
0 |
0 |
T2 |
40699 |
0 |
0 |
0 |
T3 |
570474 |
1897 |
0 |
0 |
T4 |
216569 |
0 |
0 |
0 |
T5 |
0 |
24 |
0 |
0 |
T7 |
4527 |
8 |
0 |
0 |
T11 |
1153 |
0 |
0 |
0 |
T18 |
77716 |
0 |
0 |
0 |
T19 |
2463 |
0 |
0 |
0 |
T20 |
3624 |
0 |
0 |
0 |
T21 |
221492 |
0 |
0 |
0 |
T24 |
0 |
3634 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T34 |
0 |
2097 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T61 |
0 |
28 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T75,T77,T78 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T61,T63 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T7 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T75,T77,T78 |
0 |
0 |
1 |
- |
- |
Covered |
T5,T61,T63 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380996352 |
610131 |
0 |
0 |
T1 |
166213 |
3700 |
0 |
0 |
T2 |
40699 |
0 |
0 |
0 |
T3 |
570474 |
1896 |
0 |
0 |
T4 |
216569 |
0 |
0 |
0 |
T5 |
0 |
23 |
0 |
0 |
T7 |
4527 |
7 |
0 |
0 |
T11 |
1153 |
0 |
0 |
0 |
T18 |
77716 |
0 |
0 |
0 |
T19 |
2463 |
0 |
0 |
0 |
T20 |
3624 |
0 |
0 |
0 |
T21 |
221492 |
0 |
0 |
0 |
T24 |
0 |
3647 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T34 |
0 |
2097 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T61 |
0 |
28 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380996352 |
610131 |
0 |
0 |
T1 |
166213 |
3700 |
0 |
0 |
T2 |
40699 |
0 |
0 |
0 |
T3 |
570474 |
1896 |
0 |
0 |
T4 |
216569 |
0 |
0 |
0 |
T5 |
0 |
23 |
0 |
0 |
T7 |
4527 |
7 |
0 |
0 |
T11 |
1153 |
0 |
0 |
0 |
T18 |
77716 |
0 |
0 |
0 |
T19 |
2463 |
0 |
0 |
0 |
T20 |
3624 |
0 |
0 |
0 |
T21 |
221492 |
0 |
0 |
0 |
T24 |
0 |
3647 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T34 |
0 |
2097 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T61 |
0 |
28 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T75,T77,T78 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T61,T63 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T7 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T75,T77,T78 |
0 |
0 |
1 |
- |
- |
Covered |
T5,T61,T63 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380996352 |
609621 |
0 |
0 |
T1 |
166213 |
3700 |
0 |
0 |
T2 |
40699 |
0 |
0 |
0 |
T3 |
570474 |
1896 |
0 |
0 |
T4 |
216569 |
0 |
0 |
0 |
T5 |
0 |
23 |
0 |
0 |
T7 |
4527 |
7 |
0 |
0 |
T11 |
1153 |
0 |
0 |
0 |
T18 |
77716 |
0 |
0 |
0 |
T19 |
2463 |
0 |
0 |
0 |
T20 |
3624 |
0 |
0 |
0 |
T21 |
221492 |
0 |
0 |
0 |
T24 |
0 |
3646 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T34 |
0 |
2097 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T61 |
0 |
24 |
0 |
0 |
T63 |
0 |
22 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380996352 |
609620 |
0 |
0 |
T1 |
166213 |
3700 |
0 |
0 |
T2 |
40699 |
0 |
0 |
0 |
T3 |
570474 |
1896 |
0 |
0 |
T4 |
216569 |
0 |
0 |
0 |
T5 |
0 |
23 |
0 |
0 |
T7 |
4527 |
7 |
0 |
0 |
T11 |
1153 |
0 |
0 |
0 |
T18 |
77716 |
0 |
0 |
0 |
T19 |
2463 |
0 |
0 |
0 |
T20 |
3624 |
0 |
0 |
0 |
T21 |
221492 |
0 |
0 |
0 |
T24 |
0 |
3646 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T34 |
0 |
2097 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T61 |
0 |
24 |
0 |
0 |
T63 |
0 |
22 |
0 |
0 |