dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_to_prog_fifo.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.36 100.00 75.00 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
83.96 100.00 65.52 85.71 84.62 u_to_prog_fifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 90.30 100.00 80.00 90.91


Module Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
67.47 85.71 38.46 85.71 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
72.63 94.44 54.84 81.25 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
83.96 100.00 65.52 85.71 84.62 u_to_prog_fifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.48 100.00 66.67 77.78

Go back
Module Instances:
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
tb.dut.u_to_prog_fifo.u_reqfifo
tb.dut.u_to_prog_fifo.u_sramreqfifo
Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 412271770 5767873 0 0
DepthKnown_A 412271770 411341572 0 0
RvalidKnown_A 412271770 411341572 0 0
WreadyKnown_A 412271770 411341572 0 0
gen_passthru_fifo.paramCheckPass 1259 1259 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412271770 5767873 0 0
T2 149403 7680 0 0
T3 211355 3136 0 0
T4 1703 5 0 0
T5 543758 0 0 0
T6 126295 28144 0 0
T11 400707 0 0 0
T12 3628 0 0 0
T16 3483 0 0 0
T17 3000 0 0 0
T18 1412 21 0 0
T19 0 208 0 0
T20 0 2 0 0
T24 0 36 0 0
T30 0 32541 0 0
T40 0 106 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412271770 411341572 0 0
T1 385048 385033 0 0
T2 149403 149318 0 0
T3 211355 201611 0 0
T4 1703 1643 0 0
T5 543758 543589 0 0
T11 400707 400689 0 0
T12 3628 2996 0 0
T16 3483 3404 0 0
T17 3000 2909 0 0
T18 1412 1347 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412271770 411341572 0 0
T1 385048 385033 0 0
T2 149403 149318 0 0
T3 211355 201611 0 0
T4 1703 1643 0 0
T5 543758 543589 0 0
T11 400707 400689 0 0
T12 3628 2996 0 0
T16 3483 3404 0 0
T17 3000 2909 0 0
T18 1412 1347 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412271770 411341572 0 0
T1 385048 385033 0 0
T2 149403 149318 0 0
T3 211355 201611 0 0
T4 1703 1643 0 0
T5 543758 543589 0 0
T11 400707 400689 0 0
T12 3628 2996 0 0
T16 3483 3404 0 0
T17 3000 2909 0 0
T18 1412 1347 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1259 1259 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 412271770 26642487 0 0
DepthKnown_A 412271770 411341572 0 0
RvalidKnown_A 412271770 411341572 0 0
WreadyKnown_A 412271770 411341572 0 0
gen_passthru_fifo.paramCheckPass 1259 1259 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412271770 26642487 0 0
T1 385048 368 0 0
T2 149403 9765 0 0
T3 211355 22995 0 0
T4 1703 334 0 0
T5 543758 988 0 0
T11 400707 807 0 0
T12 3628 506 0 0
T16 3483 161 0 0
T17 3000 169 0 0
T18 1412 165 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412271770 411341572 0 0
T1 385048 385033 0 0
T2 149403 149318 0 0
T3 211355 201611 0 0
T4 1703 1643 0 0
T5 543758 543589 0 0
T11 400707 400689 0 0
T12 3628 2996 0 0
T16 3483 3404 0 0
T17 3000 2909 0 0
T18 1412 1347 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412271770 411341572 0 0
T1 385048 385033 0 0
T2 149403 149318 0 0
T3 211355 201611 0 0
T4 1703 1643 0 0
T5 543758 543589 0 0
T11 400707 400689 0 0
T12 3628 2996 0 0
T16 3483 3404 0 0
T17 3000 2909 0 0
T18 1412 1347 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412271770 411341572 0 0
T1 385048 385033 0 0
T2 149403 149318 0 0
T3 211355 201611 0 0
T4 1703 1643 0 0
T5 543758 543589 0 0
T11 400707 400689 0 0
T12 3628 2996 0 0
T16 3483 3404 0 0
T17 3000 2909 0 0
T18 1412 1347 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1259 1259 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 412271770 35992044 0 0
DepthKnown_A 412271770 411341572 0 0
RvalidKnown_A 412271770 411341572 0 0
WreadyKnown_A 412271770 411341572 0 0
gen_passthru_fifo.paramCheckPass 1259 1259 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412271770 35992044 0 0
T1 385048 1238 0 0
T2 149403 9765 0 0
T3 211355 22995 0 0
T4 1703 334 0 0
T5 543758 988 0 0
T11 400707 807 0 0
T12 3628 506 0 0
T16 3483 161 0 0
T17 3000 169 0 0
T18 1412 165 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412271770 411341572 0 0
T1 385048 385033 0 0
T2 149403 149318 0 0
T3 211355 201611 0 0
T4 1703 1643 0 0
T5 543758 543589 0 0
T11 400707 400689 0 0
T12 3628 2996 0 0
T16 3483 3404 0 0
T17 3000 2909 0 0
T18 1412 1347 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412271770 411341572 0 0
T1 385048 385033 0 0
T2 149403 149318 0 0
T3 211355 201611 0 0
T4 1703 1643 0 0
T5 543758 543589 0 0
T11 400707 400689 0 0
T12 3628 2996 0 0
T16 3483 3404 0 0
T17 3000 2909 0 0
T18 1412 1347 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 412271770 411341572 0 0
T1 385048 385033 0 0
T2 149403 149318 0 0
T3 211355 201611 0 0
T4 1703 1643 0 0
T5 543758 543589 0 0
T11 400707 400689 0 0
T12 3628 2996 0 0
T16 3483 3404 0 0
T17 3000 2909 0 0
T18 1412 1347 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1259 1259 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T11 1 1 0 0
T12 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0

Line Coverage for Instance : tb.dut.u_to_prog_fifo.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_to_prog_fifo.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T3,T4
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T3,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T3,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT2,T3,T4
110Not Covered
111CoveredT2,T3,T4

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T3,T4
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_to_prog_fifo.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T3,T4


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T3,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_to_prog_fifo.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 409476704 4223979 0 0
DepthKnown_A 409476704 408631427 0 0
RvalidKnown_A 409476704 408631427 0 0
WreadyKnown_A 409476704 408631427 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 409476704 4223979 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 409476704 4223979 0 0
T2 149403 3072 0 0
T3 211355 1472 0 0
T4 1703 5 0 0
T5 543758 0 0 0
T6 126295 0 0 0
T11 400707 0 0 0
T12 3628 0 0 0
T16 3483 0 0 0
T17 3000 0 0 0
T18 1412 0 0 0
T21 0 8784 0 0
T24 0 8 0 0
T30 0 20369 0 0
T39 0 39 0 0
T40 0 114 0 0
T54 0 15 0 0
T58 0 7232 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 409476704 408631427 0 0
T1 385048 385033 0 0
T2 149403 149318 0 0
T3 211355 201611 0 0
T4 1703 1643 0 0
T5 543758 543589 0 0
T11 400707 400689 0 0
T12 3628 2996 0 0
T16 3483 3404 0 0
T17 3000 2909 0 0
T18 1412 1347 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 409476704 408631427 0 0
T1 385048 385033 0 0
T2 149403 149318 0 0
T3 211355 201611 0 0
T4 1703 1643 0 0
T5 543758 543589 0 0
T11 400707 400689 0 0
T12 3628 2996 0 0
T16 3483 3404 0 0
T17 3000 2909 0 0
T18 1412 1347 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 409476704 408631427 0 0
T1 385048 385033 0 0
T2 149403 149318 0 0
T3 211355 201611 0 0
T4 1703 1643 0 0
T5 543758 543589 0 0
T11 400707 400689 0 0
T12 3628 2996 0 0
T16 3483 3404 0 0
T17 3000 2909 0 0
T18 1412 1347 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 409476704 4223979 0 0
T2 149403 3072 0 0
T3 211355 1472 0 0
T4 1703 5 0 0
T5 543758 0 0 0
T6 126295 0 0 0
T11 400707 0 0 0
T12 3628 0 0 0
T16 3483 0 0 0
T17 3000 0 0 0
T18 1412 0 0 0
T21 0 8784 0 0
T24 0 8 0 0
T30 0 20369 0 0
T39 0 39 0 0
T40 0 114 0 0
T54 0 15 0 0
T58 0 7232 0 0

Line Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL141285.71
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10100
CONT_ASSIGN108100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 unreachable
108 0 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
TotalCoveredPercent
Conditions13538.46
Logical13538.46
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Unreachable
101Not Covered
110Unreachable
111Unreachable

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 6 85.71
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T10
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 409476704 0 0 0
DepthKnown_A 409476704 408631427 0 0
RvalidKnown_A 409476704 408631427 0 0
WreadyKnown_A 409476704 408631427 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 409476704 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 409476704 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 409476704 408631427 0 0
T1 385048 385033 0 0
T2 149403 149318 0 0
T3 211355 201611 0 0
T4 1703 1643 0 0
T5 543758 543589 0 0
T11 400707 400689 0 0
T12 3628 2996 0 0
T16 3483 3404 0 0
T17 3000 2909 0 0
T18 1412 1347 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 409476704 408631427 0 0
T1 385048 385033 0 0
T2 149403 149318 0 0
T3 211355 201611 0 0
T4 1703 1643 0 0
T5 543758 543589 0 0
T11 400707 400689 0 0
T12 3628 2996 0 0
T16 3483 3404 0 0
T17 3000 2909 0 0
T18 1412 1347 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 409476704 408631427 0 0
T1 385048 385033 0 0
T2 149403 149318 0 0
T3 211355 201611 0 0
T4 1703 1643 0 0
T5 543758 543589 0 0
T11 400707 400689 0 0
T12 3628 2996 0 0
T16 3483 3404 0 0
T17 3000 2909 0 0
T18 1412 1347 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 409476704 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%