Summary for Variable cp_intr
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
6 |
0 |
6 |
100.00 |
User Defined Bins for cp_intr
Bins
NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_values[0] |
269 |
1 |
|
T279 |
4 |
|
T280 |
4 |
|
T281 |
4 |
all_values[1] |
269 |
1 |
|
T279 |
4 |
|
T280 |
4 |
|
T281 |
4 |
all_values[2] |
269 |
1 |
|
T279 |
4 |
|
T280 |
4 |
|
T281 |
4 |
all_values[3] |
269 |
1 |
|
T279 |
4 |
|
T280 |
4 |
|
T281 |
4 |
all_values[4] |
269 |
1 |
|
T279 |
4 |
|
T280 |
4 |
|
T281 |
4 |
all_values[5] |
269 |
1 |
|
T279 |
4 |
|
T280 |
4 |
|
T281 |
4 |
Summary for Variable cp_intr_en
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_intr_en
Bins
NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
862 |
1 |
|
T279 |
16 |
|
T280 |
12 |
|
T281 |
9 |
auto[1] |
752 |
1 |
|
T279 |
8 |
|
T280 |
12 |
|
T281 |
15 |
Summary for Variable cp_intr_state
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_intr_state
Bins
NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
507 |
1 |
|
T279 |
6 |
|
T280 |
8 |
|
T281 |
13 |
auto[1] |
1107 |
1 |
|
T279 |
18 |
|
T280 |
16 |
|
T281 |
11 |
Summary for Variable cp_intr_test
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_intr_test
Bins
NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
972 |
1 |
|
T279 |
14 |
|
T280 |
15 |
|
T281 |
21 |
auto[1] |
642 |
1 |
|
T279 |
10 |
|
T280 |
9 |
|
T281 |
3 |
Summary for Cross intr_test_cg_cc
Samples crossed: cp_intr cp_intr_test cp_intr_en cp_intr_state
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
36 |
8 |
28 |
77.78 |
8 |
Automatically Generated Cross Bins |
36 |
8 |
28 |
77.78 |
8 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for intr_test_cg_cc
Element holes
cp_intr | cp_intr_test | cp_intr_en | cp_intr_state | COUNT | AT LEAST | NUMBER |
[all_values[0] , all_values[1]] |
[auto[0]] |
* |
[auto[0]] |
-- |
-- |
4 |
[all_values[2] , all_values[3]] |
[auto[0]] |
* |
[auto[1]] |
-- |
-- |
4 |
Covered bins
cp_intr | cp_intr_test | cp_intr_en | cp_intr_state | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_values[0] |
auto[0] |
auto[0] |
auto[1] |
85 |
1 |
|
T279 |
3 |
|
T280 |
1 |
|
T339 |
4 |
all_values[0] |
auto[0] |
auto[1] |
auto[1] |
88 |
1 |
|
T280 |
1 |
|
T281 |
4 |
|
T340 |
2 |
all_values[0] |
auto[1] |
auto[0] |
auto[1] |
54 |
1 |
|
T279 |
1 |
|
T280 |
1 |
|
T339 |
2 |
all_values[0] |
auto[1] |
auto[1] |
auto[1] |
42 |
1 |
|
T280 |
1 |
|
T339 |
1 |
|
T340 |
2 |
all_values[1] |
auto[0] |
auto[0] |
auto[1] |
92 |
1 |
|
T279 |
3 |
|
T280 |
1 |
|
T281 |
1 |
all_values[1] |
auto[0] |
auto[1] |
auto[1] |
78 |
1 |
|
T280 |
3 |
|
T281 |
3 |
|
T339 |
3 |
all_values[1] |
auto[1] |
auto[0] |
auto[1] |
54 |
1 |
|
T279 |
1 |
|
T341 |
2 |
|
T342 |
2 |
all_values[1] |
auto[1] |
auto[1] |
auto[1] |
45 |
1 |
|
T339 |
1 |
|
T340 |
1 |
|
T343 |
1 |
all_values[2] |
auto[0] |
auto[0] |
auto[0] |
72 |
1 |
|
T281 |
1 |
|
T339 |
2 |
|
T340 |
2 |
all_values[2] |
auto[0] |
auto[1] |
auto[0] |
83 |
1 |
|
T279 |
1 |
|
T280 |
2 |
|
T281 |
1 |
all_values[2] |
auto[1] |
auto[0] |
auto[1] |
62 |
1 |
|
T279 |
2 |
|
T280 |
1 |
|
T281 |
1 |
all_values[2] |
auto[1] |
auto[1] |
auto[1] |
52 |
1 |
|
T279 |
1 |
|
T280 |
1 |
|
T281 |
1 |
all_values[3] |
auto[0] |
auto[0] |
auto[0] |
78 |
1 |
|
T279 |
2 |
|
T280 |
1 |
|
T281 |
3 |
all_values[3] |
auto[0] |
auto[1] |
auto[0] |
77 |
1 |
|
T279 |
1 |
|
T339 |
2 |
|
T340 |
1 |
all_values[3] |
auto[1] |
auto[0] |
auto[1] |
60 |
1 |
|
T280 |
2 |
|
T281 |
1 |
|
T339 |
2 |
all_values[3] |
auto[1] |
auto[1] |
auto[1] |
54 |
1 |
|
T279 |
1 |
|
T280 |
1 |
|
T339 |
1 |
all_values[4] |
auto[0] |
auto[0] |
auto[0] |
47 |
1 |
|
T280 |
2 |
|
T281 |
2 |
|
T343 |
1 |
all_values[4] |
auto[0] |
auto[0] |
auto[1] |
33 |
1 |
|
T339 |
1 |
|
T340 |
1 |
|
T341 |
2 |
all_values[4] |
auto[0] |
auto[1] |
auto[0] |
57 |
1 |
|
T279 |
2 |
|
T280 |
2 |
|
T281 |
2 |
all_values[4] |
auto[0] |
auto[1] |
auto[1] |
27 |
1 |
|
T342 |
1 |
|
T343 |
1 |
|
T344 |
2 |
all_values[4] |
auto[1] |
auto[0] |
auto[1] |
74 |
1 |
|
T279 |
2 |
|
T339 |
2 |
|
T340 |
2 |
all_values[4] |
auto[1] |
auto[1] |
auto[1] |
31 |
1 |
|
T339 |
1 |
|
T342 |
1 |
|
T343 |
2 |
all_values[5] |
auto[0] |
auto[0] |
auto[0] |
52 |
1 |
|
T280 |
1 |
|
T339 |
1 |
|
T340 |
2 |
all_values[5] |
auto[0] |
auto[0] |
auto[1] |
33 |
1 |
|
T280 |
1 |
|
T341 |
1 |
|
T345 |
1 |
all_values[5] |
auto[0] |
auto[1] |
auto[0] |
41 |
1 |
|
T281 |
4 |
|
T339 |
2 |
|
T340 |
2 |
all_values[5] |
auto[0] |
auto[1] |
auto[1] |
29 |
1 |
|
T279 |
2 |
|
T339 |
1 |
|
T342 |
2 |
all_values[5] |
auto[1] |
auto[0] |
auto[1] |
66 |
1 |
|
T279 |
2 |
|
T280 |
1 |
|
T339 |
2 |
all_values[5] |
auto[1] |
auto[1] |
auto[1] |
48 |
1 |
|
T280 |
1 |
|
T339 |
1 |
|
T342 |
1 |
User Defined Cross Bins for intr_test_cg_cc
Excluded/Illegal bins
NAME | COUNT | STATUS |
test_1_state_0 |
0 |
Illegal |