Line Coverage for Module :
flash_mp_data_region_sel ( parameter Regions=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| TOTAL | | 16 | 16 | 100.00 |
| CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| ALWAYS | 35 | 0 | 0 | |
| ALWAYS | 35 | 3 | 3 | 100.00 |
| ALWAYS | 49 | 4 | 4 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 30 |
8 |
8 |
| 35 |
1 |
1 |
| 36 |
1 |
1 |
| 39 |
1 |
1 |
| 49 |
1 |
1 |
| 50 |
1 |
1 |
| 51 |
1 |
1 |
| 52 |
1 |
1 |
|
|
|
MISSING_ELSE |
Line Coverage for Module :
flash_mp_data_region_sel ( parameter Regions=1 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| TOTAL | | 8 | 8 | 100.00 |
| CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
| ALWAYS | 35 | 0 | 0 | |
| ALWAYS | 35 | 3 | 3 | 100.00 |
| ALWAYS | 49 | 4 | 4 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 35 |
1 |
1 |
| 36 |
1 |
1 |
| 39 |
1 |
1 |
| 49 |
1 |
1 |
| 50 |
1 |
1 |
| 51 |
1 |
1 |
| 52 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_mp_data_region_sel
| Total | Covered | Percent |
| Conditions | 24 | 24 | 100.00 |
| Logical | 24 | 24 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (region_match[1] & ((~|region_match[0])))
-------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T39,T130,T167 |
| 1 | 1 | Covered | T18,T4,T27 |
LINE 30
EXPRESSION (region_match[2] & ((~|region_match[(2 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T78,T271,T170 |
| 1 | 1 | Covered | T27,T28,T50 |
LINE 30
EXPRESSION (region_match[3] & ((~|region_match[(3 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T18,T272,T78 |
| 1 | 1 | Covered | T27,T50,T59 |
LINE 30
EXPRESSION (region_match[4] & ((~|region_match[(4 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T38,T78,T235 |
| 1 | 1 | Covered | T27,T28,T50 |
LINE 30
EXPRESSION (region_match[5] & ((~|region_match[(5 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T50,T59,T139 |
| 1 | 1 | Covered | T27,T28,T67 |
LINE 30
EXPRESSION (region_match[6] & ((~|region_match[(6 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T38,T272,T147 |
| 1 | 1 | Covered | T27,T37,T50 |
LINE 30
EXPRESSION (region_match[7] & ((~|region_match[(7 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T28,T78,T238 |
| 1 | 1 | Covered | T18,T27,T60 |
LINE 30
EXPRESSION (region_match[8] & ((~|region_match[(8 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T18,T4,T27 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
flash_mp_data_region_sel
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| IF |
51 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 51 if (region_sel[i])
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Line Coverage for Instance : tb.dut.u_flash_mp.u_sw_sel
| Line No. | Total | Covered | Percent |
| TOTAL | | 16 | 16 | 100.00 |
| CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| ALWAYS | 35 | 0 | 0 | |
| ALWAYS | 35 | 3 | 3 | 100.00 |
| ALWAYS | 49 | 4 | 4 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 30 |
8 |
8 |
| 35 |
1 |
1 |
| 36 |
1 |
1 |
| 39 |
1 |
1 |
| 49 |
1 |
1 |
| 50 |
1 |
1 |
| 51 |
1 |
1 |
| 52 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_flash_mp.u_sw_sel
| Total | Covered | Percent |
| Conditions | 24 | 24 | 100.00 |
| Logical | 24 | 24 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (region_match[1] & ((~|region_match[0])))
-------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T39,T130,T271 |
| 1 | 1 | Covered | T18,T4,T27 |
LINE 30
EXPRESSION (region_match[2] & ((~|region_match[(2 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T78,T271,T170 |
| 1 | 1 | Covered | T27,T50,T48 |
LINE 30
EXPRESSION (region_match[3] & ((~|region_match[(3 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T18,T272,T78 |
| 1 | 1 | Covered | T27,T59,T48 |
LINE 30
EXPRESSION (region_match[4] & ((~|region_match[(4 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T38,T78,T41 |
| 1 | 1 | Covered | T27,T50,T77 |
LINE 30
EXPRESSION (region_match[5] & ((~|region_match[(5 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T50,T139,T78 |
| 1 | 1 | Covered | T28,T67,T68 |
LINE 30
EXPRESSION (region_match[6] & ((~|region_match[(6 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T38,T272,T147 |
| 1 | 1 | Covered | T27,T37,T273 |
LINE 30
EXPRESSION (region_match[7] & ((~|region_match[(7 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T78,T238,T42 |
| 1 | 1 | Covered | T18,T60,T48 |
LINE 30
EXPRESSION (region_match[8] & ((~|region_match[(8 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T18,T4,T27 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_flash_mp.u_sw_sel
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| IF |
51 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 51 if (region_sel[i])
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Line Coverage for Instance : tb.dut.u_flash_mp.u_hw_sel
| Line No. | Total | Covered | Percent |
| TOTAL | | 8 | 8 | 100.00 |
| CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
| ALWAYS | 35 | 0 | 0 | |
| ALWAYS | 35 | 3 | 3 | 100.00 |
| ALWAYS | 49 | 4 | 4 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 35 |
1 |
1 |
| 36 |
1 |
1 |
| 39 |
1 |
1 |
| 49 |
1 |
1 |
| 50 |
1 |
1 |
| 51 |
1 |
1 |
| 52 |
1 |
1 |
|
|
|
MISSING_ELSE |
Branch Coverage for Instance : tb.dut.u_flash_mp.u_hw_sel
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| IF |
51 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 51 if (region_sel[i])
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T9,T66,T73 |
| 0 |
Covered |
T1,T2,T3 |
Line Coverage for Instance : tb.dut.u_eflash.u_region_sel
| Line No. | Total | Covered | Percent |
| TOTAL | | 16 | 16 | 100.00 |
| CONT_ASSIGN | 28 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 |
| ALWAYS | 35 | 0 | 0 | |
| ALWAYS | 35 | 3 | 3 | 100.00 |
| ALWAYS | 49 | 4 | 4 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 30 |
8 |
8 |
| 35 |
1 |
1 |
| 36 |
1 |
1 |
| 39 |
1 |
1 |
| 49 |
1 |
1 |
| 50 |
1 |
1 |
| 51 |
1 |
1 |
| 52 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.u_region_sel
| Total | Covered | Percent |
| Conditions | 24 | 24 | 100.00 |
| Logical | 24 | 24 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (region_match[1] & ((~|region_match[0])))
-------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T39,T167,T224 |
| 1 | 1 | Covered | T4,T61,T218 |
LINE 30
EXPRESSION (region_match[2] & ((~|region_match[(2 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T271,T274,T275 |
| 1 | 1 | Covered | T28,T160,T235 |
LINE 30
EXPRESSION (region_match[3] & ((~|region_match[(3 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T39,T271,T276 |
| 1 | 1 | Covered | T50,T59,T38 |
LINE 30
EXPRESSION (region_match[4] & ((~|region_match[(4 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T235,T214,T277 |
| 1 | 1 | Covered | T28,T72,T235 |
LINE 30
EXPRESSION (region_match[5] & ((~|region_match[(5 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T59,T39,T167 |
| 1 | 1 | Covered | T27,T71,T38 |
LINE 30
EXPRESSION (region_match[6] & ((~|region_match[(6 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T38,T214,T167 |
| 1 | 1 | Covered | T27,T50,T160 |
LINE 30
EXPRESSION (region_match[7] & ((~|region_match[(7 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T28,T271,T278 |
| 1 | 1 | Covered | T27,T61,T24 |
LINE 30
EXPRESSION (region_match[8] & ((~|region_match[(8 - 1):0])))
-------1------- --------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T4,T27,T28 |
| 1 | 1 | Covered | T1,T18,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.u_region_sel
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| IF |
51 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 51 if (region_sel[i])
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T18,T4 |
| 0 |
Covered |
T1,T2,T3 |