Line Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_phy_rd_buffers
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T106,T107,T108 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T22 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T106,T107,T108 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T5,T22 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5147460 |
0 |
0 |
T1 |
3554368 |
45272 |
0 |
0 |
T2 |
8464 |
0 |
0 |
0 |
T3 |
10808 |
0 |
0 |
0 |
T4 |
1112864 |
171 |
0 |
0 |
T5 |
339200 |
404 |
0 |
0 |
T6 |
0 |
18429 |
0 |
0 |
T7 |
0 |
17649 |
0 |
0 |
T8 |
0 |
112 |
0 |
0 |
T17 |
1813104 |
0 |
0 |
0 |
T18 |
8936 |
0 |
0 |
0 |
T19 |
2192424 |
0 |
0 |
0 |
T20 |
11904 |
0 |
0 |
0 |
T21 |
537424 |
376 |
0 |
0 |
T22 |
0 |
1182 |
0 |
0 |
T31 |
0 |
19500 |
0 |
0 |
T34 |
0 |
38 |
0 |
0 |
T60 |
0 |
15 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5147445 |
0 |
0 |
T1 |
3554368 |
45272 |
0 |
0 |
T2 |
8464 |
0 |
0 |
0 |
T3 |
10808 |
0 |
0 |
0 |
T4 |
1112864 |
171 |
0 |
0 |
T5 |
339200 |
404 |
0 |
0 |
T6 |
0 |
18429 |
0 |
0 |
T7 |
0 |
17649 |
0 |
0 |
T8 |
0 |
112 |
0 |
0 |
T17 |
1813104 |
0 |
0 |
0 |
T18 |
8936 |
0 |
0 |
0 |
T19 |
2192424 |
0 |
0 |
0 |
T20 |
11904 |
0 |
0 |
0 |
T21 |
537424 |
376 |
0 |
0 |
T22 |
0 |
1182 |
0 |
0 |
T31 |
0 |
19500 |
0 |
0 |
T34 |
0 |
38 |
0 |
0 |
T60 |
0 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T106,T109,T110 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T22,T34 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T106,T109,T110 |
0 |
0 |
1 |
- |
- |
Covered |
T5,T22,T34 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380169193 |
653991 |
0 |
0 |
T1 |
444296 |
5592 |
0 |
0 |
T2 |
1058 |
0 |
0 |
0 |
T3 |
1351 |
0 |
0 |
0 |
T4 |
139108 |
23 |
0 |
0 |
T5 |
42400 |
101 |
0 |
0 |
T6 |
0 |
2313 |
0 |
0 |
T7 |
0 |
2424 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T17 |
226638 |
0 |
0 |
0 |
T18 |
1117 |
0 |
0 |
0 |
T19 |
274053 |
0 |
0 |
0 |
T20 |
1488 |
0 |
0 |
0 |
T21 |
67178 |
6 |
0 |
0 |
T22 |
0 |
158 |
0 |
0 |
T31 |
0 |
2720 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380169193 |
653989 |
0 |
0 |
T1 |
444296 |
5592 |
0 |
0 |
T2 |
1058 |
0 |
0 |
0 |
T3 |
1351 |
0 |
0 |
0 |
T4 |
139108 |
23 |
0 |
0 |
T5 |
42400 |
101 |
0 |
0 |
T6 |
0 |
2313 |
0 |
0 |
T7 |
0 |
2424 |
0 |
0 |
T8 |
0 |
18 |
0 |
0 |
T17 |
226638 |
0 |
0 |
0 |
T18 |
1117 |
0 |
0 |
0 |
T19 |
274053 |
0 |
0 |
0 |
T20 |
1488 |
0 |
0 |
0 |
T21 |
67178 |
6 |
0 |
0 |
T22 |
0 |
158 |
0 |
0 |
T31 |
0 |
2720 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T106,T109,T110 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T22,T34 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T106,T109,T110 |
0 |
0 |
1 |
- |
- |
Covered |
T5,T22,T34 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380169193 |
654023 |
0 |
0 |
T1 |
444296 |
5604 |
0 |
0 |
T2 |
1058 |
0 |
0 |
0 |
T3 |
1351 |
0 |
0 |
0 |
T4 |
139108 |
23 |
0 |
0 |
T5 |
42400 |
101 |
0 |
0 |
T6 |
0 |
2265 |
0 |
0 |
T7 |
0 |
2422 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T17 |
226638 |
0 |
0 |
0 |
T18 |
1117 |
0 |
0 |
0 |
T19 |
274053 |
0 |
0 |
0 |
T20 |
1488 |
0 |
0 |
0 |
T21 |
67178 |
6 |
0 |
0 |
T22 |
0 |
158 |
0 |
0 |
T31 |
0 |
2732 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380169193 |
654019 |
0 |
0 |
T1 |
444296 |
5604 |
0 |
0 |
T2 |
1058 |
0 |
0 |
0 |
T3 |
1351 |
0 |
0 |
0 |
T4 |
139108 |
23 |
0 |
0 |
T5 |
42400 |
101 |
0 |
0 |
T6 |
0 |
2265 |
0 |
0 |
T7 |
0 |
2422 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T17 |
226638 |
0 |
0 |
0 |
T18 |
1117 |
0 |
0 |
0 |
T19 |
274053 |
0 |
0 |
0 |
T20 |
1488 |
0 |
0 |
0 |
T21 |
67178 |
6 |
0 |
0 |
T22 |
0 |
158 |
0 |
0 |
T31 |
0 |
2732 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T109,T110,T111 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T22,T34 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T109,T110,T111 |
0 |
0 |
1 |
- |
- |
Covered |
T5,T22,T34 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380169193 |
653890 |
0 |
0 |
T1 |
444296 |
5605 |
0 |
0 |
T2 |
1058 |
0 |
0 |
0 |
T3 |
1351 |
0 |
0 |
0 |
T4 |
139108 |
23 |
0 |
0 |
T5 |
42400 |
101 |
0 |
0 |
T6 |
0 |
2284 |
0 |
0 |
T7 |
0 |
2421 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T17 |
226638 |
0 |
0 |
0 |
T18 |
1117 |
0 |
0 |
0 |
T19 |
274053 |
0 |
0 |
0 |
T20 |
1488 |
0 |
0 |
0 |
T21 |
67178 |
5 |
0 |
0 |
T22 |
0 |
158 |
0 |
0 |
T31 |
0 |
2733 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380169193 |
653889 |
0 |
0 |
T1 |
444296 |
5605 |
0 |
0 |
T2 |
1058 |
0 |
0 |
0 |
T3 |
1351 |
0 |
0 |
0 |
T4 |
139108 |
23 |
0 |
0 |
T5 |
42400 |
101 |
0 |
0 |
T6 |
0 |
2284 |
0 |
0 |
T7 |
0 |
2421 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T17 |
226638 |
0 |
0 |
0 |
T18 |
1117 |
0 |
0 |
0 |
T19 |
274053 |
0 |
0 |
0 |
T20 |
1488 |
0 |
0 |
0 |
T21 |
67178 |
5 |
0 |
0 |
T22 |
0 |
158 |
0 |
0 |
T31 |
0 |
2733 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T109,T110,T111 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T22 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T109,T110,T111 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T5,T22 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380169193 |
653727 |
0 |
0 |
T1 |
444296 |
5606 |
0 |
0 |
T2 |
1058 |
0 |
0 |
0 |
T3 |
1351 |
0 |
0 |
0 |
T4 |
139108 |
23 |
0 |
0 |
T5 |
42400 |
101 |
0 |
0 |
T6 |
0 |
2275 |
0 |
0 |
T7 |
0 |
2422 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T17 |
226638 |
0 |
0 |
0 |
T18 |
1117 |
0 |
0 |
0 |
T19 |
274053 |
0 |
0 |
0 |
T20 |
1488 |
0 |
0 |
0 |
T21 |
67178 |
5 |
0 |
0 |
T22 |
0 |
146 |
0 |
0 |
T31 |
0 |
2732 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380169193 |
653726 |
0 |
0 |
T1 |
444296 |
5606 |
0 |
0 |
T2 |
1058 |
0 |
0 |
0 |
T3 |
1351 |
0 |
0 |
0 |
T4 |
139108 |
23 |
0 |
0 |
T5 |
42400 |
101 |
0 |
0 |
T6 |
0 |
2275 |
0 |
0 |
T7 |
0 |
2422 |
0 |
0 |
T8 |
0 |
17 |
0 |
0 |
T17 |
226638 |
0 |
0 |
0 |
T18 |
1117 |
0 |
0 |
0 |
T19 |
274053 |
0 |
0 |
0 |
T20 |
1488 |
0 |
0 |
0 |
T21 |
67178 |
5 |
0 |
0 |
T22 |
0 |
146 |
0 |
0 |
T31 |
0 |
2732 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T21 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T107,T108,T112 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T21 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T22,T34 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T21 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T21 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T107,T108,T112 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T22,T34 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T21 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T21 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380169193 |
633158 |
0 |
0 |
T1 |
444296 |
5713 |
0 |
0 |
T2 |
1058 |
0 |
0 |
0 |
T3 |
1351 |
0 |
0 |
0 |
T4 |
139108 |
20 |
0 |
0 |
T5 |
42400 |
0 |
0 |
0 |
T6 |
0 |
2294 |
0 |
0 |
T7 |
0 |
1989 |
0 |
0 |
T8 |
0 |
11 |
0 |
0 |
T17 |
226638 |
0 |
0 |
0 |
T18 |
1117 |
0 |
0 |
0 |
T19 |
274053 |
0 |
0 |
0 |
T20 |
1488 |
0 |
0 |
0 |
T21 |
67178 |
89 |
0 |
0 |
T22 |
0 |
143 |
0 |
0 |
T31 |
0 |
2148 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380169193 |
633155 |
0 |
0 |
T1 |
444296 |
5713 |
0 |
0 |
T2 |
1058 |
0 |
0 |
0 |
T3 |
1351 |
0 |
0 |
0 |
T4 |
139108 |
20 |
0 |
0 |
T5 |
42400 |
0 |
0 |
0 |
T6 |
0 |
2294 |
0 |
0 |
T7 |
0 |
1989 |
0 |
0 |
T8 |
0 |
11 |
0 |
0 |
T17 |
226638 |
0 |
0 |
0 |
T18 |
1117 |
0 |
0 |
0 |
T19 |
274053 |
0 |
0 |
0 |
T20 |
1488 |
0 |
0 |
0 |
T21 |
67178 |
89 |
0 |
0 |
T22 |
0 |
143 |
0 |
0 |
T31 |
0 |
2148 |
0 |
0 |
T34 |
0 |
11 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T21 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T107,T108,T112 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T21 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T22,T34 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T21 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T21 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T107,T108,T112 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T22,T34 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T21 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T21 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380169193 |
633181 |
0 |
0 |
T1 |
444296 |
5715 |
0 |
0 |
T2 |
1058 |
0 |
0 |
0 |
T3 |
1351 |
0 |
0 |
0 |
T4 |
139108 |
20 |
0 |
0 |
T5 |
42400 |
0 |
0 |
0 |
T6 |
0 |
2327 |
0 |
0 |
T7 |
0 |
1992 |
0 |
0 |
T8 |
0 |
11 |
0 |
0 |
T17 |
226638 |
0 |
0 |
0 |
T18 |
1117 |
0 |
0 |
0 |
T19 |
274053 |
0 |
0 |
0 |
T20 |
1488 |
0 |
0 |
0 |
T21 |
67178 |
89 |
0 |
0 |
T22 |
0 |
143 |
0 |
0 |
T31 |
0 |
2145 |
0 |
0 |
T34 |
0 |
8 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380169193 |
633178 |
0 |
0 |
T1 |
444296 |
5715 |
0 |
0 |
T2 |
1058 |
0 |
0 |
0 |
T3 |
1351 |
0 |
0 |
0 |
T4 |
139108 |
20 |
0 |
0 |
T5 |
42400 |
0 |
0 |
0 |
T6 |
0 |
2327 |
0 |
0 |
T7 |
0 |
1992 |
0 |
0 |
T8 |
0 |
11 |
0 |
0 |
T17 |
226638 |
0 |
0 |
0 |
T18 |
1117 |
0 |
0 |
0 |
T19 |
274053 |
0 |
0 |
0 |
T20 |
1488 |
0 |
0 |
0 |
T21 |
67178 |
89 |
0 |
0 |
T22 |
0 |
143 |
0 |
0 |
T31 |
0 |
2145 |
0 |
0 |
T34 |
0 |
8 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T21 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T107,T112,T113 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T21 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T22,T34 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T21 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T21 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T107,T112,T113 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T22,T34 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T21 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T21 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380169193 |
632885 |
0 |
0 |
T1 |
444296 |
5717 |
0 |
0 |
T2 |
1058 |
0 |
0 |
0 |
T3 |
1351 |
0 |
0 |
0 |
T4 |
139108 |
20 |
0 |
0 |
T5 |
42400 |
0 |
0 |
0 |
T6 |
0 |
2325 |
0 |
0 |
T7 |
0 |
1992 |
0 |
0 |
T8 |
0 |
11 |
0 |
0 |
T17 |
226638 |
0 |
0 |
0 |
T18 |
1117 |
0 |
0 |
0 |
T19 |
274053 |
0 |
0 |
0 |
T20 |
1488 |
0 |
0 |
0 |
T21 |
67178 |
88 |
0 |
0 |
T22 |
0 |
143 |
0 |
0 |
T31 |
0 |
2146 |
0 |
0 |
T34 |
0 |
10 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380169193 |
632885 |
0 |
0 |
T1 |
444296 |
5717 |
0 |
0 |
T2 |
1058 |
0 |
0 |
0 |
T3 |
1351 |
0 |
0 |
0 |
T4 |
139108 |
20 |
0 |
0 |
T5 |
42400 |
0 |
0 |
0 |
T6 |
0 |
2325 |
0 |
0 |
T7 |
0 |
1992 |
0 |
0 |
T8 |
0 |
11 |
0 |
0 |
T17 |
226638 |
0 |
0 |
0 |
T18 |
1117 |
0 |
0 |
0 |
T19 |
274053 |
0 |
0 |
0 |
T20 |
1488 |
0 |
0 |
0 |
T21 |
67178 |
88 |
0 |
0 |
T22 |
0 |
143 |
0 |
0 |
T31 |
0 |
2146 |
0 |
0 |
T34 |
0 |
10 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T21 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T107,T112,T113 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T21 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T22,T34 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T21 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T21 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T107,T112,T113 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T22,T34 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T21 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T21 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380169193 |
632605 |
0 |
0 |
T1 |
444296 |
5720 |
0 |
0 |
T2 |
1058 |
0 |
0 |
0 |
T3 |
1351 |
0 |
0 |
0 |
T4 |
139108 |
19 |
0 |
0 |
T5 |
42400 |
0 |
0 |
0 |
T6 |
0 |
2346 |
0 |
0 |
T7 |
0 |
1987 |
0 |
0 |
T8 |
0 |
10 |
0 |
0 |
T17 |
226638 |
0 |
0 |
0 |
T18 |
1117 |
0 |
0 |
0 |
T19 |
274053 |
0 |
0 |
0 |
T20 |
1488 |
0 |
0 |
0 |
T21 |
67178 |
88 |
0 |
0 |
T22 |
0 |
133 |
0 |
0 |
T31 |
0 |
2144 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
380169193 |
632604 |
0 |
0 |
T1 |
444296 |
5720 |
0 |
0 |
T2 |
1058 |
0 |
0 |
0 |
T3 |
1351 |
0 |
0 |
0 |
T4 |
139108 |
19 |
0 |
0 |
T5 |
42400 |
0 |
0 |
0 |
T6 |
0 |
2346 |
0 |
0 |
T7 |
0 |
1987 |
0 |
0 |
T8 |
0 |
10 |
0 |
0 |
T17 |
226638 |
0 |
0 |
0 |
T18 |
1117 |
0 |
0 |
0 |
T19 |
274053 |
0 |
0 |
0 |
T20 |
1488 |
0 |
0 |
0 |
T21 |
67178 |
88 |
0 |
0 |
T22 |
0 |
133 |
0 |
0 |
T31 |
0 |
2144 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T60 |
0 |
1 |
0 |
0 |