Line Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_phy_rd_buffers
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T80,T81,T82 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T49 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
Branch Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T10,T80,T81 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T5,T49 |
0 |
0 |
0 |
1 |
- |
Covered |
T3,T4,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T3,T4,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5222471 |
0 |
0 |
T3 |
211884 |
512 |
0 |
0 |
T4 |
767752 |
106 |
0 |
0 |
T5 |
1639752 |
1172 |
0 |
0 |
T6 |
0 |
33 |
0 |
0 |
T7 |
0 |
223 |
0 |
0 |
T8 |
0 |
16787 |
0 |
0 |
T12 |
12072 |
0 |
0 |
0 |
T13 |
15040 |
0 |
0 |
0 |
T18 |
27192 |
0 |
0 |
0 |
T19 |
853536 |
401 |
0 |
0 |
T20 |
11400 |
0 |
0 |
0 |
T21 |
15288 |
74 |
0 |
0 |
T24 |
1683384 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T31 |
0 |
13622 |
0 |
0 |
T33 |
0 |
14515 |
0 |
0 |
T42 |
0 |
17 |
0 |
0 |
T49 |
2089080 |
2348 |
0 |
0 |
T50 |
0 |
34 |
0 |
0 |
T53 |
5176 |
0 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5222457 |
0 |
0 |
T3 |
211884 |
512 |
0 |
0 |
T4 |
767752 |
106 |
0 |
0 |
T5 |
1639752 |
1172 |
0 |
0 |
T6 |
0 |
33 |
0 |
0 |
T7 |
0 |
223 |
0 |
0 |
T8 |
0 |
16787 |
0 |
0 |
T12 |
12072 |
0 |
0 |
0 |
T13 |
15040 |
0 |
0 |
0 |
T18 |
27192 |
0 |
0 |
0 |
T19 |
853536 |
401 |
0 |
0 |
T20 |
11400 |
0 |
0 |
0 |
T21 |
15288 |
74 |
0 |
0 |
T24 |
1683384 |
0 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T31 |
0 |
13622 |
0 |
0 |
T33 |
0 |
14515 |
0 |
0 |
T42 |
0 |
17 |
0 |
0 |
T49 |
2089080 |
2348 |
0 |
0 |
T50 |
0 |
34 |
0 |
0 |
T53 |
5176 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T80,T81,T82 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T49 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T10,T80,T81 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T5,T49 |
0 |
0 |
0 |
1 |
- |
Covered |
T3,T4,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T3,T4,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
356515946 |
668252 |
0 |
0 |
T3 |
52971 |
128 |
0 |
0 |
T4 |
95969 |
21 |
0 |
0 |
T5 |
204969 |
293 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T7 |
0 |
28 |
0 |
0 |
T8 |
0 |
2191 |
0 |
0 |
T12 |
3018 |
0 |
0 |
0 |
T18 |
3399 |
0 |
0 |
0 |
T19 |
106692 |
62 |
0 |
0 |
T20 |
1425 |
0 |
0 |
0 |
T21 |
1911 |
19 |
0 |
0 |
T24 |
210423 |
0 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T49 |
261135 |
587 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
356515946 |
668248 |
0 |
0 |
T3 |
52971 |
128 |
0 |
0 |
T4 |
95969 |
21 |
0 |
0 |
T5 |
204969 |
293 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T7 |
0 |
28 |
0 |
0 |
T8 |
0 |
2191 |
0 |
0 |
T12 |
3018 |
0 |
0 |
0 |
T18 |
3399 |
0 |
0 |
0 |
T19 |
106692 |
62 |
0 |
0 |
T20 |
1425 |
0 |
0 |
0 |
T21 |
1911 |
19 |
0 |
0 |
T24 |
210423 |
0 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T49 |
261135 |
587 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T80,T81,T82 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T49 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T10,T80,T81 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T5,T49 |
0 |
0 |
0 |
1 |
- |
Covered |
T3,T4,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T3,T4,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
356515946 |
668279 |
0 |
0 |
T3 |
52971 |
128 |
0 |
0 |
T4 |
95969 |
16 |
0 |
0 |
T5 |
204969 |
293 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T7 |
0 |
29 |
0 |
0 |
T8 |
0 |
2197 |
0 |
0 |
T12 |
3018 |
0 |
0 |
0 |
T18 |
3399 |
0 |
0 |
0 |
T19 |
106692 |
62 |
0 |
0 |
T20 |
1425 |
0 |
0 |
0 |
T21 |
1911 |
19 |
0 |
0 |
T24 |
210423 |
0 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T49 |
261135 |
587 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
356515946 |
668277 |
0 |
0 |
T3 |
52971 |
128 |
0 |
0 |
T4 |
95969 |
16 |
0 |
0 |
T5 |
204969 |
293 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T7 |
0 |
29 |
0 |
0 |
T8 |
0 |
2197 |
0 |
0 |
T12 |
3018 |
0 |
0 |
0 |
T18 |
3399 |
0 |
0 |
0 |
T19 |
106692 |
62 |
0 |
0 |
T20 |
1425 |
0 |
0 |
0 |
T21 |
1911 |
19 |
0 |
0 |
T24 |
210423 |
0 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T49 |
261135 |
587 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T80,T81,T82 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T49 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T10,T80,T81 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T5,T49 |
0 |
0 |
0 |
1 |
- |
Covered |
T3,T4,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T3,T4,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
356515946 |
668062 |
0 |
0 |
T3 |
52971 |
128 |
0 |
0 |
T4 |
95969 |
15 |
0 |
0 |
T5 |
204969 |
293 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T7 |
0 |
28 |
0 |
0 |
T8 |
0 |
2191 |
0 |
0 |
T12 |
3018 |
0 |
0 |
0 |
T18 |
3399 |
0 |
0 |
0 |
T19 |
106692 |
62 |
0 |
0 |
T20 |
1425 |
0 |
0 |
0 |
T21 |
1911 |
18 |
0 |
0 |
T24 |
210423 |
0 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T49 |
261135 |
587 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
356515946 |
668061 |
0 |
0 |
T3 |
52971 |
128 |
0 |
0 |
T4 |
95969 |
15 |
0 |
0 |
T5 |
204969 |
293 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T7 |
0 |
28 |
0 |
0 |
T8 |
0 |
2191 |
0 |
0 |
T12 |
3018 |
0 |
0 |
0 |
T18 |
3399 |
0 |
0 |
0 |
T19 |
106692 |
62 |
0 |
0 |
T20 |
1425 |
0 |
0 |
0 |
T21 |
1911 |
18 |
0 |
0 |
T24 |
210423 |
0 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T49 |
261135 |
587 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T80,T82,T83 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T49 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T10,T80,T82 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T5,T49 |
0 |
0 |
0 |
1 |
- |
Covered |
T3,T4,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T3,T4,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
356515946 |
667517 |
0 |
0 |
T3 |
52971 |
128 |
0 |
0 |
T4 |
95969 |
13 |
0 |
0 |
T5 |
204969 |
293 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T7 |
0 |
28 |
0 |
0 |
T8 |
0 |
2194 |
0 |
0 |
T12 |
3018 |
0 |
0 |
0 |
T18 |
3399 |
0 |
0 |
0 |
T19 |
106692 |
61 |
0 |
0 |
T20 |
1425 |
0 |
0 |
0 |
T21 |
1911 |
18 |
0 |
0 |
T24 |
210423 |
0 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T49 |
261135 |
587 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
356515946 |
667516 |
0 |
0 |
T3 |
52971 |
128 |
0 |
0 |
T4 |
95969 |
13 |
0 |
0 |
T5 |
204969 |
293 |
0 |
0 |
T6 |
0 |
5 |
0 |
0 |
T7 |
0 |
28 |
0 |
0 |
T8 |
0 |
2194 |
0 |
0 |
T12 |
3018 |
0 |
0 |
0 |
T18 |
3399 |
0 |
0 |
0 |
T19 |
106692 |
61 |
0 |
0 |
T20 |
1425 |
0 |
0 |
0 |
T21 |
1911 |
18 |
0 |
0 |
T24 |
210423 |
0 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T49 |
261135 |
587 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T19,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T80,T82,T84 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T19,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T72,T30,T85 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T19,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T19,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T10,T80,T82 |
0 |
0 |
1 |
- |
- |
Covered |
T72,T30,T10 |
0 |
0 |
0 |
1 |
- |
Covered |
T4,T19,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T4,T19,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
356515946 |
637935 |
0 |
0 |
T4 |
95969 |
14 |
0 |
0 |
T5 |
204969 |
0 |
0 |
0 |
T6 |
0 |
4 |
0 |
0 |
T7 |
0 |
28 |
0 |
0 |
T8 |
0 |
2004 |
0 |
0 |
T13 |
3760 |
0 |
0 |
0 |
T18 |
3399 |
0 |
0 |
0 |
T19 |
106692 |
39 |
0 |
0 |
T20 |
1425 |
0 |
0 |
0 |
T21 |
1911 |
0 |
0 |
0 |
T24 |
210423 |
0 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T31 |
0 |
3409 |
0 |
0 |
T33 |
0 |
3629 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T49 |
261135 |
0 |
0 |
0 |
T50 |
0 |
9 |
0 |
0 |
T53 |
1294 |
0 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
356515946 |
637934 |
0 |
0 |
T4 |
95969 |
14 |
0 |
0 |
T5 |
204969 |
0 |
0 |
0 |
T6 |
0 |
4 |
0 |
0 |
T7 |
0 |
28 |
0 |
0 |
T8 |
0 |
2004 |
0 |
0 |
T13 |
3760 |
0 |
0 |
0 |
T18 |
3399 |
0 |
0 |
0 |
T19 |
106692 |
39 |
0 |
0 |
T20 |
1425 |
0 |
0 |
0 |
T21 |
1911 |
0 |
0 |
0 |
T24 |
210423 |
0 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T31 |
0 |
3409 |
0 |
0 |
T33 |
0 |
3629 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T49 |
261135 |
0 |
0 |
0 |
T50 |
0 |
9 |
0 |
0 |
T53 |
1294 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T19,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T80,T82,T84 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T19,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T72,T30,T85 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T19,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T19,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T10,T80,T82 |
0 |
0 |
1 |
- |
- |
Covered |
T72,T30,T10 |
0 |
0 |
0 |
1 |
- |
Covered |
T4,T19,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T4,T19,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
356515946 |
637734 |
0 |
0 |
T4 |
95969 |
10 |
0 |
0 |
T5 |
204969 |
0 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
27 |
0 |
0 |
T8 |
0 |
2004 |
0 |
0 |
T13 |
3760 |
0 |
0 |
0 |
T18 |
3399 |
0 |
0 |
0 |
T19 |
106692 |
39 |
0 |
0 |
T20 |
1425 |
0 |
0 |
0 |
T21 |
1911 |
0 |
0 |
0 |
T24 |
210423 |
0 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T31 |
0 |
3401 |
0 |
0 |
T33 |
0 |
3619 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T49 |
261135 |
0 |
0 |
0 |
T50 |
0 |
9 |
0 |
0 |
T53 |
1294 |
0 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
356515946 |
637733 |
0 |
0 |
T4 |
95969 |
10 |
0 |
0 |
T5 |
204969 |
0 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
27 |
0 |
0 |
T8 |
0 |
2004 |
0 |
0 |
T13 |
3760 |
0 |
0 |
0 |
T18 |
3399 |
0 |
0 |
0 |
T19 |
106692 |
39 |
0 |
0 |
T20 |
1425 |
0 |
0 |
0 |
T21 |
1911 |
0 |
0 |
0 |
T24 |
210423 |
0 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T31 |
0 |
3401 |
0 |
0 |
T33 |
0 |
3619 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T49 |
261135 |
0 |
0 |
0 |
T50 |
0 |
9 |
0 |
0 |
T53 |
1294 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T19,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T80,T82,T84 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T19,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T72,T30,T85 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T19,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T19,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T10,T80,T82 |
0 |
0 |
1 |
- |
- |
Covered |
T72,T30,T10 |
0 |
0 |
0 |
1 |
- |
Covered |
T4,T19,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T4,T19,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
356515946 |
637576 |
0 |
0 |
T4 |
95969 |
9 |
0 |
0 |
T5 |
204969 |
0 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
28 |
0 |
0 |
T8 |
0 |
2003 |
0 |
0 |
T13 |
3760 |
0 |
0 |
0 |
T18 |
3399 |
0 |
0 |
0 |
T19 |
106692 |
38 |
0 |
0 |
T20 |
1425 |
0 |
0 |
0 |
T21 |
1911 |
0 |
0 |
0 |
T24 |
210423 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T31 |
0 |
3407 |
0 |
0 |
T33 |
0 |
3636 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T49 |
261135 |
0 |
0 |
0 |
T50 |
0 |
8 |
0 |
0 |
T53 |
1294 |
0 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
356515946 |
637574 |
0 |
0 |
T4 |
95969 |
9 |
0 |
0 |
T5 |
204969 |
0 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
28 |
0 |
0 |
T8 |
0 |
2003 |
0 |
0 |
T13 |
3760 |
0 |
0 |
0 |
T18 |
3399 |
0 |
0 |
0 |
T19 |
106692 |
38 |
0 |
0 |
T20 |
1425 |
0 |
0 |
0 |
T21 |
1911 |
0 |
0 |
0 |
T24 |
210423 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T31 |
0 |
3407 |
0 |
0 |
T33 |
0 |
3636 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T49 |
261135 |
0 |
0 |
0 |
T50 |
0 |
8 |
0 |
0 |
T53 |
1294 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T19,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T80,T82,T84 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T19,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T72,T30,T85 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T19,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T19,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T10,T80,T82 |
0 |
0 |
1 |
- |
- |
Covered |
T72,T30,T10 |
0 |
0 |
0 |
1 |
- |
Covered |
T4,T19,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T4,T19,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
356515946 |
637116 |
0 |
0 |
T4 |
95969 |
8 |
0 |
0 |
T5 |
204969 |
0 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
27 |
0 |
0 |
T8 |
0 |
2003 |
0 |
0 |
T13 |
3760 |
0 |
0 |
0 |
T18 |
3399 |
0 |
0 |
0 |
T19 |
106692 |
38 |
0 |
0 |
T20 |
1425 |
0 |
0 |
0 |
T21 |
1911 |
0 |
0 |
0 |
T24 |
210423 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T31 |
0 |
3405 |
0 |
0 |
T33 |
0 |
3631 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T49 |
261135 |
0 |
0 |
0 |
T50 |
0 |
8 |
0 |
0 |
T53 |
1294 |
0 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
356515946 |
637114 |
0 |
0 |
T4 |
95969 |
8 |
0 |
0 |
T5 |
204969 |
0 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
27 |
0 |
0 |
T8 |
0 |
2003 |
0 |
0 |
T13 |
3760 |
0 |
0 |
0 |
T18 |
3399 |
0 |
0 |
0 |
T19 |
106692 |
38 |
0 |
0 |
T20 |
1425 |
0 |
0 |
0 |
T21 |
1911 |
0 |
0 |
0 |
T24 |
210423 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T31 |
0 |
3405 |
0 |
0 |
T33 |
0 |
3631 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T49 |
261135 |
0 |
0 |
0 |
T50 |
0 |
8 |
0 |
0 |
T53 |
1294 |
0 |
0 |
0 |