Line Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_phy_rd_buffers
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T50,T91,T92 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T26,T27,T67 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T7 |
Branch Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T50,T91,T92 |
0 |
0 |
1 |
- |
- |
Covered |
T26,T27,T67 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5204238 |
0 |
0 |
T1 |
653496 |
256 |
0 |
0 |
T2 |
6240 |
0 |
0 |
0 |
T3 |
6040 |
0 |
0 |
0 |
T4 |
14296 |
8 |
0 |
0 |
T6 |
0 |
768 |
0 |
0 |
T7 |
1328600 |
17599 |
0 |
0 |
T8 |
0 |
19517 |
0 |
0 |
T9 |
0 |
29157 |
0 |
0 |
T20 |
4576 |
0 |
0 |
0 |
T21 |
11196 |
0 |
0 |
0 |
T22 |
1045064 |
0 |
0 |
0 |
T23 |
11408 |
0 |
0 |
0 |
T24 |
9288 |
0 |
0 |
0 |
T26 |
8136 |
57 |
0 |
0 |
T27 |
0 |
138 |
0 |
0 |
T28 |
0 |
83 |
0 |
0 |
T48 |
2706596 |
0 |
0 |
0 |
T57 |
13316 |
0 |
0 |
0 |
T65 |
10452 |
73 |
0 |
0 |
T66 |
0 |
1193 |
0 |
0 |
T67 |
0 |
1208 |
0 |
0 |
T68 |
0 |
22352 |
0 |
0 |
T69 |
14204 |
0 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5204225 |
0 |
0 |
T1 |
653496 |
256 |
0 |
0 |
T2 |
6240 |
0 |
0 |
0 |
T3 |
6040 |
0 |
0 |
0 |
T4 |
14296 |
8 |
0 |
0 |
T6 |
0 |
768 |
0 |
0 |
T7 |
1328600 |
17599 |
0 |
0 |
T8 |
0 |
19517 |
0 |
0 |
T9 |
0 |
29157 |
0 |
0 |
T20 |
4576 |
0 |
0 |
0 |
T21 |
11196 |
0 |
0 |
0 |
T22 |
1045064 |
0 |
0 |
0 |
T23 |
11408 |
0 |
0 |
0 |
T24 |
9288 |
0 |
0 |
0 |
T26 |
8136 |
57 |
0 |
0 |
T27 |
0 |
138 |
0 |
0 |
T28 |
0 |
83 |
0 |
0 |
T48 |
2706596 |
0 |
0 |
0 |
T57 |
13316 |
0 |
0 |
0 |
T65 |
10452 |
73 |
0 |
0 |
T66 |
0 |
1193 |
0 |
0 |
T67 |
0 |
1208 |
0 |
0 |
T68 |
0 |
22352 |
0 |
0 |
T69 |
14204 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T7,T65 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T91,T92,T93 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T7,T65 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T27,T67,T28 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T7,T65 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T7,T65 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T91,T92,T93 |
0 |
0 |
1 |
- |
- |
Covered |
T27,T67,T28 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T7,T65 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T7,T65 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
371418980 |
660027 |
0 |
0 |
T1 |
163374 |
64 |
0 |
0 |
T2 |
1560 |
0 |
0 |
0 |
T3 |
1510 |
0 |
0 |
0 |
T4 |
1787 |
0 |
0 |
0 |
T6 |
0 |
192 |
0 |
0 |
T7 |
166075 |
2316 |
0 |
0 |
T8 |
0 |
2533 |
0 |
0 |
T9 |
0 |
3921 |
0 |
0 |
T20 |
1144 |
0 |
0 |
0 |
T21 |
2799 |
0 |
0 |
0 |
T22 |
130633 |
0 |
0 |
0 |
T23 |
1426 |
0 |
0 |
0 |
T24 |
1161 |
0 |
0 |
0 |
T26 |
0 |
11 |
0 |
0 |
T27 |
0 |
27 |
0 |
0 |
T65 |
0 |
19 |
0 |
0 |
T66 |
0 |
222 |
0 |
0 |
T67 |
0 |
155 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
371418980 |
660026 |
0 |
0 |
T1 |
163374 |
64 |
0 |
0 |
T2 |
1560 |
0 |
0 |
0 |
T3 |
1510 |
0 |
0 |
0 |
T4 |
1787 |
0 |
0 |
0 |
T6 |
0 |
192 |
0 |
0 |
T7 |
166075 |
2316 |
0 |
0 |
T8 |
0 |
2533 |
0 |
0 |
T9 |
0 |
3921 |
0 |
0 |
T20 |
1144 |
0 |
0 |
0 |
T21 |
2799 |
0 |
0 |
0 |
T22 |
130633 |
0 |
0 |
0 |
T23 |
1426 |
0 |
0 |
0 |
T24 |
1161 |
0 |
0 |
0 |
T26 |
0 |
11 |
0 |
0 |
T27 |
0 |
27 |
0 |
0 |
T65 |
0 |
19 |
0 |
0 |
T66 |
0 |
222 |
0 |
0 |
T67 |
0 |
155 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T7,T65 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T91,T92,T93 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T7,T65 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T26,T27,T67 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T7,T65 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T7,T65 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T91,T92,T93 |
0 |
0 |
1 |
- |
- |
Covered |
T26,T27,T67 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T7,T65 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T7,T65 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
371418980 |
659924 |
0 |
0 |
T1 |
163374 |
64 |
0 |
0 |
T2 |
1560 |
0 |
0 |
0 |
T3 |
1510 |
0 |
0 |
0 |
T4 |
1787 |
0 |
0 |
0 |
T6 |
0 |
192 |
0 |
0 |
T7 |
166075 |
2318 |
0 |
0 |
T8 |
0 |
2541 |
0 |
0 |
T9 |
0 |
3926 |
0 |
0 |
T20 |
1144 |
0 |
0 |
0 |
T21 |
2799 |
0 |
0 |
0 |
T22 |
130633 |
0 |
0 |
0 |
T23 |
1426 |
0 |
0 |
0 |
T24 |
1161 |
0 |
0 |
0 |
T26 |
0 |
12 |
0 |
0 |
T27 |
0 |
26 |
0 |
0 |
T65 |
0 |
18 |
0 |
0 |
T66 |
0 |
222 |
0 |
0 |
T67 |
0 |
154 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
371418980 |
659921 |
0 |
0 |
T1 |
163374 |
64 |
0 |
0 |
T2 |
1560 |
0 |
0 |
0 |
T3 |
1510 |
0 |
0 |
0 |
T4 |
1787 |
0 |
0 |
0 |
T6 |
0 |
192 |
0 |
0 |
T7 |
166075 |
2318 |
0 |
0 |
T8 |
0 |
2541 |
0 |
0 |
T9 |
0 |
3926 |
0 |
0 |
T20 |
1144 |
0 |
0 |
0 |
T21 |
2799 |
0 |
0 |
0 |
T22 |
130633 |
0 |
0 |
0 |
T23 |
1426 |
0 |
0 |
0 |
T24 |
1161 |
0 |
0 |
0 |
T26 |
0 |
12 |
0 |
0 |
T27 |
0 |
26 |
0 |
0 |
T65 |
0 |
18 |
0 |
0 |
T66 |
0 |
222 |
0 |
0 |
T67 |
0 |
154 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T7,T65 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T91,T92,T93 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T7,T65 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T26,T27,T67 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T7,T65 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T7,T65 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T91,T92,T93 |
0 |
0 |
1 |
- |
- |
Covered |
T26,T27,T67 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T7,T65 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T7,T65 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
371418980 |
659445 |
0 |
0 |
T1 |
163374 |
64 |
0 |
0 |
T2 |
1560 |
0 |
0 |
0 |
T3 |
1510 |
0 |
0 |
0 |
T4 |
1787 |
0 |
0 |
0 |
T6 |
0 |
192 |
0 |
0 |
T7 |
166075 |
2319 |
0 |
0 |
T8 |
0 |
2538 |
0 |
0 |
T9 |
0 |
3927 |
0 |
0 |
T20 |
1144 |
0 |
0 |
0 |
T21 |
2799 |
0 |
0 |
0 |
T22 |
130633 |
0 |
0 |
0 |
T23 |
1426 |
0 |
0 |
0 |
T24 |
1161 |
0 |
0 |
0 |
T26 |
0 |
12 |
0 |
0 |
T27 |
0 |
26 |
0 |
0 |
T65 |
0 |
18 |
0 |
0 |
T66 |
0 |
222 |
0 |
0 |
T67 |
0 |
154 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
371418980 |
659443 |
0 |
0 |
T1 |
163374 |
64 |
0 |
0 |
T2 |
1560 |
0 |
0 |
0 |
T3 |
1510 |
0 |
0 |
0 |
T4 |
1787 |
0 |
0 |
0 |
T6 |
0 |
192 |
0 |
0 |
T7 |
166075 |
2319 |
0 |
0 |
T8 |
0 |
2538 |
0 |
0 |
T9 |
0 |
3927 |
0 |
0 |
T20 |
1144 |
0 |
0 |
0 |
T21 |
2799 |
0 |
0 |
0 |
T22 |
130633 |
0 |
0 |
0 |
T23 |
1426 |
0 |
0 |
0 |
T24 |
1161 |
0 |
0 |
0 |
T26 |
0 |
12 |
0 |
0 |
T27 |
0 |
26 |
0 |
0 |
T65 |
0 |
18 |
0 |
0 |
T66 |
0 |
222 |
0 |
0 |
T67 |
0 |
154 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T7,T65 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T91,T92,T93 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T7,T65 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T26,T27,T67 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T7,T65 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T7,T65 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T91,T92,T93 |
0 |
0 |
1 |
- |
- |
Covered |
T26,T27,T67 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T7,T65 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T7,T65 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
371418980 |
659120 |
0 |
0 |
T1 |
163374 |
64 |
0 |
0 |
T2 |
1560 |
0 |
0 |
0 |
T3 |
1510 |
0 |
0 |
0 |
T4 |
1787 |
0 |
0 |
0 |
T6 |
0 |
192 |
0 |
0 |
T7 |
166075 |
2316 |
0 |
0 |
T8 |
0 |
2546 |
0 |
0 |
T9 |
0 |
3929 |
0 |
0 |
T20 |
1144 |
0 |
0 |
0 |
T21 |
2799 |
0 |
0 |
0 |
T22 |
130633 |
0 |
0 |
0 |
T23 |
1426 |
0 |
0 |
0 |
T24 |
1161 |
0 |
0 |
0 |
T26 |
0 |
12 |
0 |
0 |
T27 |
0 |
27 |
0 |
0 |
T65 |
0 |
18 |
0 |
0 |
T66 |
0 |
221 |
0 |
0 |
T67 |
0 |
143 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
371418980 |
659120 |
0 |
0 |
T1 |
163374 |
64 |
0 |
0 |
T2 |
1560 |
0 |
0 |
0 |
T3 |
1510 |
0 |
0 |
0 |
T4 |
1787 |
0 |
0 |
0 |
T6 |
0 |
192 |
0 |
0 |
T7 |
166075 |
2316 |
0 |
0 |
T8 |
0 |
2546 |
0 |
0 |
T9 |
0 |
3929 |
0 |
0 |
T20 |
1144 |
0 |
0 |
0 |
T21 |
2799 |
0 |
0 |
0 |
T22 |
130633 |
0 |
0 |
0 |
T23 |
1426 |
0 |
0 |
0 |
T24 |
1161 |
0 |
0 |
0 |
T26 |
0 |
12 |
0 |
0 |
T27 |
0 |
27 |
0 |
0 |
T65 |
0 |
18 |
0 |
0 |
T66 |
0 |
221 |
0 |
0 |
T67 |
0 |
143 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T7,T26 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T50,T92,T94 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T7,T26 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T27,T67,T28 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T7,T26 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T7,T26 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T50,T92,T94 |
0 |
0 |
1 |
- |
- |
Covered |
T27,T67,T28 |
0 |
0 |
0 |
1 |
- |
Covered |
T4,T7,T26 |
0 |
0 |
0 |
0 |
1 |
Covered |
T4,T7,T26 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
371418980 |
641563 |
0 |
0 |
T4 |
1787 |
2 |
0 |
0 |
T7 |
166075 |
2083 |
0 |
0 |
T8 |
0 |
2338 |
0 |
0 |
T9 |
0 |
3372 |
0 |
0 |
T22 |
130633 |
0 |
0 |
0 |
T23 |
1426 |
0 |
0 |
0 |
T24 |
1161 |
0 |
0 |
0 |
T26 |
2034 |
3 |
0 |
0 |
T27 |
0 |
9 |
0 |
0 |
T28 |
0 |
20 |
0 |
0 |
T48 |
676649 |
0 |
0 |
0 |
T57 |
3329 |
0 |
0 |
0 |
T65 |
2613 |
0 |
0 |
0 |
T66 |
0 |
77 |
0 |
0 |
T67 |
0 |
153 |
0 |
0 |
T68 |
0 |
5586 |
0 |
0 |
T69 |
3551 |
0 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
371418980 |
641561 |
0 |
0 |
T4 |
1787 |
2 |
0 |
0 |
T7 |
166075 |
2083 |
0 |
0 |
T8 |
0 |
2338 |
0 |
0 |
T9 |
0 |
3372 |
0 |
0 |
T22 |
130633 |
0 |
0 |
0 |
T23 |
1426 |
0 |
0 |
0 |
T24 |
1161 |
0 |
0 |
0 |
T26 |
2034 |
3 |
0 |
0 |
T27 |
0 |
9 |
0 |
0 |
T28 |
0 |
20 |
0 |
0 |
T48 |
676649 |
0 |
0 |
0 |
T57 |
3329 |
0 |
0 |
0 |
T65 |
2613 |
0 |
0 |
0 |
T66 |
0 |
77 |
0 |
0 |
T67 |
0 |
153 |
0 |
0 |
T68 |
0 |
5586 |
0 |
0 |
T69 |
3551 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T7,T26 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T50,T92,T94 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T7,T26 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T67,T28,T77 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T7,T26 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T7,T26 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T50,T92,T94 |
0 |
0 |
1 |
- |
- |
Covered |
T67,T28,T77 |
0 |
0 |
0 |
1 |
- |
Covered |
T4,T7,T26 |
0 |
0 |
0 |
0 |
1 |
Covered |
T4,T7,T26 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
371418980 |
641745 |
0 |
0 |
T4 |
1787 |
2 |
0 |
0 |
T7 |
166075 |
2082 |
0 |
0 |
T8 |
0 |
2338 |
0 |
0 |
T9 |
0 |
3360 |
0 |
0 |
T22 |
130633 |
0 |
0 |
0 |
T23 |
1426 |
0 |
0 |
0 |
T24 |
1161 |
0 |
0 |
0 |
T26 |
2034 |
2 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
20 |
0 |
0 |
T48 |
676649 |
0 |
0 |
0 |
T57 |
3329 |
0 |
0 |
0 |
T65 |
2613 |
0 |
0 |
0 |
T66 |
0 |
77 |
0 |
0 |
T67 |
0 |
153 |
0 |
0 |
T68 |
0 |
5591 |
0 |
0 |
T69 |
3551 |
0 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
371418980 |
641742 |
0 |
0 |
T4 |
1787 |
2 |
0 |
0 |
T7 |
166075 |
2082 |
0 |
0 |
T8 |
0 |
2338 |
0 |
0 |
T9 |
0 |
3360 |
0 |
0 |
T22 |
130633 |
0 |
0 |
0 |
T23 |
1426 |
0 |
0 |
0 |
T24 |
1161 |
0 |
0 |
0 |
T26 |
2034 |
2 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
20 |
0 |
0 |
T48 |
676649 |
0 |
0 |
0 |
T57 |
3329 |
0 |
0 |
0 |
T65 |
2613 |
0 |
0 |
0 |
T66 |
0 |
77 |
0 |
0 |
T67 |
0 |
153 |
0 |
0 |
T68 |
0 |
5591 |
0 |
0 |
T69 |
3551 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T7,T26 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T50,T92,T94 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T7,T26 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T67,T28,T77 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T7,T26 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T7,T26 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T50,T92,T94 |
0 |
0 |
1 |
- |
- |
Covered |
T67,T28,T77 |
0 |
0 |
0 |
1 |
- |
Covered |
T4,T7,T26 |
0 |
0 |
0 |
0 |
1 |
Covered |
T4,T7,T26 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
371418980 |
641286 |
0 |
0 |
T4 |
1787 |
2 |
0 |
0 |
T7 |
166075 |
2082 |
0 |
0 |
T8 |
0 |
2341 |
0 |
0 |
T9 |
0 |
3358 |
0 |
0 |
T22 |
130633 |
0 |
0 |
0 |
T23 |
1426 |
0 |
0 |
0 |
T24 |
1161 |
0 |
0 |
0 |
T26 |
2034 |
2 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
22 |
0 |
0 |
T48 |
676649 |
0 |
0 |
0 |
T57 |
3329 |
0 |
0 |
0 |
T65 |
2613 |
0 |
0 |
0 |
T66 |
0 |
76 |
0 |
0 |
T67 |
0 |
153 |
0 |
0 |
T68 |
0 |
5583 |
0 |
0 |
T69 |
3551 |
0 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
371418980 |
641285 |
0 |
0 |
T4 |
1787 |
2 |
0 |
0 |
T7 |
166075 |
2082 |
0 |
0 |
T8 |
0 |
2341 |
0 |
0 |
T9 |
0 |
3358 |
0 |
0 |
T22 |
130633 |
0 |
0 |
0 |
T23 |
1426 |
0 |
0 |
0 |
T24 |
1161 |
0 |
0 |
0 |
T26 |
2034 |
2 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T28 |
0 |
22 |
0 |
0 |
T48 |
676649 |
0 |
0 |
0 |
T57 |
3329 |
0 |
0 |
0 |
T65 |
2613 |
0 |
0 |
0 |
T66 |
0 |
76 |
0 |
0 |
T67 |
0 |
153 |
0 |
0 |
T68 |
0 |
5583 |
0 |
0 |
T69 |
3551 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T7,T26 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T50,T92,T94 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T7,T26 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T26,T27,T67 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T7,T26 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T7,T26 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T50,T92,T94 |
0 |
0 |
1 |
- |
- |
Covered |
T26,T27,T67 |
0 |
0 |
0 |
1 |
- |
Covered |
T4,T7,T26 |
0 |
0 |
0 |
0 |
1 |
Covered |
T4,T7,T26 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
371418980 |
641128 |
0 |
0 |
T4 |
1787 |
2 |
0 |
0 |
T7 |
166075 |
2083 |
0 |
0 |
T8 |
0 |
2342 |
0 |
0 |
T9 |
0 |
3364 |
0 |
0 |
T22 |
130633 |
0 |
0 |
0 |
T23 |
1426 |
0 |
0 |
0 |
T24 |
1161 |
0 |
0 |
0 |
T26 |
2034 |
3 |
0 |
0 |
T27 |
0 |
7 |
0 |
0 |
T28 |
0 |
21 |
0 |
0 |
T48 |
676649 |
0 |
0 |
0 |
T57 |
3329 |
0 |
0 |
0 |
T65 |
2613 |
0 |
0 |
0 |
T66 |
0 |
76 |
0 |
0 |
T67 |
0 |
143 |
0 |
0 |
T68 |
0 |
5592 |
0 |
0 |
T69 |
3551 |
0 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
371418980 |
641127 |
0 |
0 |
T4 |
1787 |
2 |
0 |
0 |
T7 |
166075 |
2083 |
0 |
0 |
T8 |
0 |
2342 |
0 |
0 |
T9 |
0 |
3364 |
0 |
0 |
T22 |
130633 |
0 |
0 |
0 |
T23 |
1426 |
0 |
0 |
0 |
T24 |
1161 |
0 |
0 |
0 |
T26 |
2034 |
3 |
0 |
0 |
T27 |
0 |
7 |
0 |
0 |
T28 |
0 |
21 |
0 |
0 |
T48 |
676649 |
0 |
0 |
0 |
T57 |
3329 |
0 |
0 |
0 |
T65 |
2613 |
0 |
0 |
0 |
T66 |
0 |
76 |
0 |
0 |
T67 |
0 |
143 |
0 |
0 |
T68 |
0 |
5592 |
0 |
0 |
T69 |
3551 |
0 |
0 |
0 |