| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 95.00 | 95.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 95.00 | 95.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_data_intg_chk | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_tlul_data_integ_dec | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_data_intg_chk | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_tlul_data_integ_dec | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_tlul_data_integ_dec | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_data_intg_chk | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 | 
| Total Bits | 160 | 160 | 100.00 | 
| Total Bits 0->1 | 80 | 80 | 100.00 | 
| Total Bits 1->0 | 80 | 80 | 100.00 | 
| Ports | 4 | 4 | 100.00 | 
| Port Bits | 160 | 160 | 100.00 | 
| Port Bits 0->1 | 80 | 80 | 100.00 | 
| Port Bits 1->0 | 80 | 80 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| data_i[38:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| data_o[31:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | 
| syndrome_o[6:0] | Yes | Yes | T2,T4,T5 | Yes | T2,T3,T4 | OUTPUT | 
| err_o[1:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T4 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 2 | 50.00 | 
| Total Bits | 160 | 152 | 95.00 | 
| Total Bits 0->1 | 80 | 76 | 95.00 | 
| Total Bits 1->0 | 80 | 76 | 95.00 | 
| Ports | 4 | 2 | 50.00 | 
| Port Bits | 160 | 152 | 95.00 | 
| Port Bits 0->1 | 80 | 76 | 95.00 | 
| Port Bits 1->0 | 80 | 76 | 95.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| data_i[38:0] | Yes | Yes | T3,T5,T18 | Yes | T3,T5,T18 | INPUT | 
| data_o[31:0] | Yes | Yes | T3,T5,T18 | Yes | T3,T5,T18 | OUTPUT | 
| syndrome_o[0] | No | No | No | OUTPUT | ||
| syndrome_o[1] | Yes | Yes | *T3,*T5,*T18 | Yes | T3,T5,T18 | OUTPUT | 
| syndrome_o[2] | No | No | No | OUTPUT | ||
| syndrome_o[3] | Yes | Yes | *T3,*T5,*T18 | Yes | T3,T5,T18 | OUTPUT | 
| syndrome_o[4] | No | No | No | OUTPUT | ||
| syndrome_o[6:5] | Yes | Yes | T3,T5,T18 | Yes | T3,T5,T18 | OUTPUT | 
| err_o[0] | Yes | Yes | *T3,*T5,*T18 | Yes | T3,T5,T18 | OUTPUT | 
| err_o[1] | No | No | No | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 | 
| Total Bits | 160 | 160 | 100.00 | 
| Total Bits 0->1 | 80 | 80 | 100.00 | 
| Total Bits 1->0 | 80 | 80 | 100.00 | 
| Ports | 4 | 4 | 100.00 | 
| Port Bits | 160 | 160 | 100.00 | 
| Port Bits 0->1 | 80 | 80 | 100.00 | 
| Port Bits 1->0 | 80 | 80 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| data_i[38:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| data_o[31:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | 
| syndrome_o[6:0] | Yes | Yes | T2,T4,T5 | Yes | T2,T4,T5 | OUTPUT | 
| err_o[1:0] | Yes | Yes | T2,T4,T5 | Yes | T2,T4,T5 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 | 
| Total Bits | 160 | 160 | 100.00 | 
| Total Bits 0->1 | 80 | 80 | 100.00 | 
| Total Bits 1->0 | 80 | 80 | 100.00 | 
| Ports | 4 | 4 | 100.00 | 
| Port Bits | 160 | 160 | 100.00 | 
| Port Bits 0->1 | 80 | 80 | 100.00 | 
| Port Bits 1->0 | 80 | 80 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| data_i[38:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| data_o[31:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | 
| syndrome_o[6:0] | Yes | Yes | T167,T168,T288 | Yes | T167,T168,T288 | OUTPUT | 
| err_o[1:0] | Yes | Yes | T167,T169,T289 | Yes | T167,T169,T289 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 | 
| Total Bits | 160 | 160 | 100.00 | 
| Total Bits 0->1 | 80 | 80 | 100.00 | 
| Total Bits 1->0 | 80 | 80 | 100.00 | 
| Ports | 4 | 4 | 100.00 | 
| Port Bits | 160 | 160 | 100.00 | 
| Port Bits 0->1 | 80 | 80 | 100.00 | 
| Port Bits 1->0 | 80 | 80 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| data_i[38:0] | Yes | Yes | T5,T6,T12 | Yes | T2,T3,T5 | INPUT | 
| data_o[31:0] | Yes | Yes | T5,T6,T12 | Yes | T2,T3,T5 | OUTPUT | 
| syndrome_o[6:0] | Yes | Yes | T5,T6,T12 | Yes | T3,T5,T6 | OUTPUT | 
| err_o[1:0] | Yes | Yes | T1,T3,T4 | Yes | T1,T5,T6 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 | 
| Total Bits | 160 | 160 | 100.00 | 
| Total Bits 0->1 | 80 | 80 | 100.00 | 
| Total Bits 1->0 | 80 | 80 | 100.00 | 
| Ports | 4 | 4 | 100.00 | 
| Port Bits | 160 | 160 | 100.00 | 
| Port Bits 0->1 | 80 | 80 | 100.00 | 
| Port Bits 1->0 | 80 | 80 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| data_i[38:0] | Yes | Yes | T45,T31,T101 | Yes | T50,T19,T30 | INPUT | 
| data_o[31:0] | Yes | Yes | T45,T31,T101 | Yes | T50,T19,T30 | OUTPUT | 
| syndrome_o[6:0] | Yes | Yes | T12,T45,T97 | Yes | T30,T45,T31 | OUTPUT | 
| err_o[1:0] | Yes | Yes | T50,T97,T98 | Yes | T4,T12,T19 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 | 
| Total Bits | 160 | 160 | 100.00 | 
| Total Bits 0->1 | 80 | 80 | 100.00 | 
| Total Bits 1->0 | 80 | 80 | 100.00 | 
| Ports | 4 | 4 | 100.00 | 
| Port Bits | 160 | 160 | 100.00 | 
| Port Bits 0->1 | 80 | 80 | 100.00 | 
| Port Bits 1->0 | 80 | 80 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| data_i[38:0] | Yes | Yes | T3,T5,T18 | Yes | T3,T5,T18 | INPUT | 
| data_o[31:0] | Yes | Yes | T3,T5,T18 | Yes | T3,T5,T18 | OUTPUT | 
| syndrome_o[6:0] | Yes | Yes | T108,T194,T284 | Yes | T108,T194,T284 | OUTPUT | 
| err_o[1:0] | Yes | Yes | T3,T5,T18 | Yes | T3,T5,T18 | OUTPUT | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |