Line Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_phy_rd_buffers
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T53,T89,T78 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T22,T28 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
Branch Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T53,T89,T78 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T22,T28 |
0 |
0 |
0 |
1 |
- |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5068751 |
0 |
0 |
T4 |
41080 |
99 |
0 |
0 |
T5 |
4560928 |
16418 |
0 |
0 |
T6 |
1904832 |
0 |
0 |
0 |
T7 |
2705456 |
46880 |
0 |
0 |
T10 |
0 |
44134 |
0 |
0 |
T19 |
20560 |
0 |
0 |
0 |
T20 |
28904 |
0 |
0 |
0 |
T21 |
41784 |
0 |
0 |
0 |
T22 |
562136 |
106 |
0 |
0 |
T24 |
0 |
13986 |
0 |
0 |
T28 |
0 |
113 |
0 |
0 |
T29 |
2638688 |
0 |
0 |
0 |
T43 |
0 |
242 |
0 |
0 |
T49 |
0 |
9 |
0 |
0 |
T51 |
0 |
13843 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T65 |
0 |
11454 |
0 |
0 |
T66 |
8808 |
0 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5068735 |
0 |
0 |
T4 |
41080 |
99 |
0 |
0 |
T5 |
4560928 |
16418 |
0 |
0 |
T6 |
1904832 |
0 |
0 |
0 |
T7 |
2705456 |
46880 |
0 |
0 |
T10 |
0 |
44134 |
0 |
0 |
T19 |
20560 |
0 |
0 |
0 |
T20 |
28904 |
0 |
0 |
0 |
T21 |
41784 |
0 |
0 |
0 |
T22 |
562136 |
106 |
0 |
0 |
T24 |
0 |
13986 |
0 |
0 |
T28 |
0 |
113 |
0 |
0 |
T29 |
2638688 |
0 |
0 |
0 |
T43 |
0 |
242 |
0 |
0 |
T49 |
0 |
9 |
0 |
0 |
T51 |
0 |
13841 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T65 |
0 |
11454 |
0 |
0 |
T66 |
8808 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T53,T89,T78 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T22,T50,T56 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T53,T89,T78 |
0 |
0 |
1 |
- |
- |
Covered |
T22,T50,T56 |
0 |
0 |
0 |
1 |
- |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
375787426 |
678362 |
0 |
0 |
T4 |
5135 |
21 |
0 |
0 |
T5 |
570116 |
2094 |
0 |
0 |
T6 |
238104 |
0 |
0 |
0 |
T7 |
338182 |
6173 |
0 |
0 |
T10 |
0 |
5539 |
0 |
0 |
T19 |
2570 |
0 |
0 |
0 |
T20 |
3613 |
0 |
0 |
0 |
T21 |
5223 |
0 |
0 |
0 |
T22 |
70267 |
27 |
0 |
0 |
T28 |
0 |
18 |
0 |
0 |
T29 |
329836 |
0 |
0 |
0 |
T43 |
0 |
14 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T51 |
0 |
1643 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T66 |
1101 |
0 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
375787426 |
678359 |
0 |
0 |
T4 |
5135 |
21 |
0 |
0 |
T5 |
570116 |
2094 |
0 |
0 |
T6 |
238104 |
0 |
0 |
0 |
T7 |
338182 |
6173 |
0 |
0 |
T10 |
0 |
5539 |
0 |
0 |
T19 |
2570 |
0 |
0 |
0 |
T20 |
3613 |
0 |
0 |
0 |
T21 |
5223 |
0 |
0 |
0 |
T22 |
70267 |
27 |
0 |
0 |
T28 |
0 |
18 |
0 |
0 |
T29 |
329836 |
0 |
0 |
0 |
T43 |
0 |
14 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T51 |
0 |
1642 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T66 |
1101 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T53,T78,T90 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T22,T50 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T53,T78,T90 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T22,T50 |
0 |
0 |
0 |
1 |
- |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
375787426 |
678204 |
0 |
0 |
T4 |
5135 |
22 |
0 |
0 |
T5 |
570116 |
2094 |
0 |
0 |
T6 |
238104 |
0 |
0 |
0 |
T7 |
338182 |
6171 |
0 |
0 |
T10 |
0 |
5539 |
0 |
0 |
T19 |
2570 |
0 |
0 |
0 |
T20 |
3613 |
0 |
0 |
0 |
T21 |
5223 |
0 |
0 |
0 |
T22 |
70267 |
27 |
0 |
0 |
T28 |
0 |
17 |
0 |
0 |
T29 |
329836 |
0 |
0 |
0 |
T43 |
0 |
13 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T51 |
0 |
1644 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T66 |
1101 |
0 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
375787426 |
678202 |
0 |
0 |
T4 |
5135 |
22 |
0 |
0 |
T5 |
570116 |
2094 |
0 |
0 |
T6 |
238104 |
0 |
0 |
0 |
T7 |
338182 |
6171 |
0 |
0 |
T10 |
0 |
5539 |
0 |
0 |
T19 |
2570 |
0 |
0 |
0 |
T20 |
3613 |
0 |
0 |
0 |
T21 |
5223 |
0 |
0 |
0 |
T22 |
70267 |
27 |
0 |
0 |
T28 |
0 |
17 |
0 |
0 |
T29 |
329836 |
0 |
0 |
0 |
T43 |
0 |
13 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T51 |
0 |
1644 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T66 |
1101 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T53,T78,T91 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T22,T28 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T53,T78,T91 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T22,T28 |
0 |
0 |
0 |
1 |
- |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
375787426 |
678133 |
0 |
0 |
T4 |
5135 |
21 |
0 |
0 |
T5 |
570116 |
2094 |
0 |
0 |
T6 |
238104 |
0 |
0 |
0 |
T7 |
338182 |
6172 |
0 |
0 |
T10 |
0 |
5525 |
0 |
0 |
T19 |
2570 |
0 |
0 |
0 |
T20 |
3613 |
0 |
0 |
0 |
T21 |
5223 |
0 |
0 |
0 |
T22 |
70267 |
27 |
0 |
0 |
T24 |
0 |
2499 |
0 |
0 |
T28 |
0 |
19 |
0 |
0 |
T29 |
329836 |
0 |
0 |
0 |
T43 |
0 |
12 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T51 |
0 |
1644 |
0 |
0 |
T66 |
1101 |
0 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
375787426 |
678132 |
0 |
0 |
T4 |
5135 |
21 |
0 |
0 |
T5 |
570116 |
2094 |
0 |
0 |
T6 |
238104 |
0 |
0 |
0 |
T7 |
338182 |
6172 |
0 |
0 |
T10 |
0 |
5525 |
0 |
0 |
T19 |
2570 |
0 |
0 |
0 |
T20 |
3613 |
0 |
0 |
0 |
T21 |
5223 |
0 |
0 |
0 |
T22 |
70267 |
27 |
0 |
0 |
T24 |
0 |
2499 |
0 |
0 |
T28 |
0 |
19 |
0 |
0 |
T29 |
329836 |
0 |
0 |
0 |
T43 |
0 |
12 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T51 |
0 |
1644 |
0 |
0 |
T66 |
1101 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T53,T78,T91 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T22,T28 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T53,T78,T91 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T22,T28 |
0 |
0 |
0 |
1 |
- |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
375787426 |
677448 |
0 |
0 |
T4 |
5135 |
20 |
0 |
0 |
T5 |
570116 |
2094 |
0 |
0 |
T6 |
238104 |
0 |
0 |
0 |
T7 |
338182 |
6157 |
0 |
0 |
T10 |
0 |
5527 |
0 |
0 |
T19 |
2570 |
0 |
0 |
0 |
T20 |
3613 |
0 |
0 |
0 |
T21 |
5223 |
0 |
0 |
0 |
T22 |
70267 |
25 |
0 |
0 |
T24 |
0 |
2479 |
0 |
0 |
T28 |
0 |
18 |
0 |
0 |
T29 |
329836 |
0 |
0 |
0 |
T43 |
0 |
12 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T51 |
0 |
1637 |
0 |
0 |
T66 |
1101 |
0 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
375787426 |
677446 |
0 |
0 |
T4 |
5135 |
20 |
0 |
0 |
T5 |
570116 |
2094 |
0 |
0 |
T6 |
238104 |
0 |
0 |
0 |
T7 |
338182 |
6157 |
0 |
0 |
T10 |
0 |
5527 |
0 |
0 |
T19 |
2570 |
0 |
0 |
0 |
T20 |
3613 |
0 |
0 |
0 |
T21 |
5223 |
0 |
0 |
0 |
T22 |
70267 |
25 |
0 |
0 |
T24 |
0 |
2479 |
0 |
0 |
T28 |
0 |
18 |
0 |
0 |
T29 |
329836 |
0 |
0 |
0 |
T43 |
0 |
12 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T51 |
0 |
1637 |
0 |
0 |
T66 |
1101 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T78,T55,T92 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T56,T93 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T78,T55,T92 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T56,T93 |
0 |
0 |
0 |
1 |
- |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
375787426 |
589514 |
0 |
0 |
T4 |
5135 |
4 |
0 |
0 |
T5 |
570116 |
2011 |
0 |
0 |
T6 |
238104 |
0 |
0 |
0 |
T7 |
338182 |
5551 |
0 |
0 |
T10 |
0 |
5502 |
0 |
0 |
T19 |
2570 |
0 |
0 |
0 |
T20 |
3613 |
0 |
0 |
0 |
T21 |
5223 |
0 |
0 |
0 |
T22 |
70267 |
0 |
0 |
0 |
T24 |
0 |
2259 |
0 |
0 |
T28 |
0 |
11 |
0 |
0 |
T29 |
329836 |
0 |
0 |
0 |
T43 |
0 |
56 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T51 |
0 |
1819 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T66 |
1101 |
0 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
375787426 |
589510 |
0 |
0 |
T4 |
5135 |
4 |
0 |
0 |
T5 |
570116 |
2011 |
0 |
0 |
T6 |
238104 |
0 |
0 |
0 |
T7 |
338182 |
5551 |
0 |
0 |
T10 |
0 |
5502 |
0 |
0 |
T19 |
2570 |
0 |
0 |
0 |
T20 |
3613 |
0 |
0 |
0 |
T21 |
5223 |
0 |
0 |
0 |
T22 |
70267 |
0 |
0 |
0 |
T24 |
0 |
2259 |
0 |
0 |
T28 |
0 |
11 |
0 |
0 |
T29 |
329836 |
0 |
0 |
0 |
T43 |
0 |
56 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T51 |
0 |
1819 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T66 |
1101 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T78,T55,T92 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T56,T93 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T78,T55,T92 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T56,T93 |
0 |
0 |
0 |
1 |
- |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
375787426 |
589184 |
0 |
0 |
T4 |
5135 |
4 |
0 |
0 |
T5 |
570116 |
2011 |
0 |
0 |
T6 |
238104 |
0 |
0 |
0 |
T7 |
338182 |
5555 |
0 |
0 |
T10 |
0 |
5502 |
0 |
0 |
T19 |
2570 |
0 |
0 |
0 |
T20 |
3613 |
0 |
0 |
0 |
T21 |
5223 |
0 |
0 |
0 |
T22 |
70267 |
0 |
0 |
0 |
T24 |
0 |
2247 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
329836 |
0 |
0 |
0 |
T43 |
0 |
70 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T51 |
0 |
1815 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T66 |
1101 |
0 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
375787426 |
589182 |
0 |
0 |
T4 |
5135 |
4 |
0 |
0 |
T5 |
570116 |
2011 |
0 |
0 |
T6 |
238104 |
0 |
0 |
0 |
T7 |
338182 |
5555 |
0 |
0 |
T10 |
0 |
5502 |
0 |
0 |
T19 |
2570 |
0 |
0 |
0 |
T20 |
3613 |
0 |
0 |
0 |
T21 |
5223 |
0 |
0 |
0 |
T22 |
70267 |
0 |
0 |
0 |
T24 |
0 |
2247 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
329836 |
0 |
0 |
0 |
T43 |
0 |
70 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T51 |
0 |
1815 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T66 |
1101 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T78,T55,T92 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T56,T93,T78 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T78,T55,T92 |
0 |
0 |
1 |
- |
- |
Covered |
T56,T93,T78 |
0 |
0 |
0 |
1 |
- |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
375787426 |
589040 |
0 |
0 |
T4 |
5135 |
3 |
0 |
0 |
T5 |
570116 |
2010 |
0 |
0 |
T6 |
238104 |
0 |
0 |
0 |
T7 |
338182 |
5553 |
0 |
0 |
T10 |
0 |
5500 |
0 |
0 |
T19 |
2570 |
0 |
0 |
0 |
T20 |
3613 |
0 |
0 |
0 |
T21 |
5223 |
0 |
0 |
0 |
T22 |
70267 |
0 |
0 |
0 |
T24 |
0 |
2265 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
329836 |
0 |
0 |
0 |
T43 |
0 |
53 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T51 |
0 |
1817 |
0 |
0 |
T65 |
0 |
5726 |
0 |
0 |
T66 |
1101 |
0 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
375787426 |
589040 |
0 |
0 |
T4 |
5135 |
3 |
0 |
0 |
T5 |
570116 |
2010 |
0 |
0 |
T6 |
238104 |
0 |
0 |
0 |
T7 |
338182 |
5553 |
0 |
0 |
T10 |
0 |
5500 |
0 |
0 |
T19 |
2570 |
0 |
0 |
0 |
T20 |
3613 |
0 |
0 |
0 |
T21 |
5223 |
0 |
0 |
0 |
T22 |
70267 |
0 |
0 |
0 |
T24 |
0 |
2265 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
329836 |
0 |
0 |
0 |
T43 |
0 |
53 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T51 |
0 |
1817 |
0 |
0 |
T65 |
0 |
5726 |
0 |
0 |
T66 |
1101 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T78,T55,T92 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T56,T93 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T78,T55,T92 |
0 |
0 |
1 |
- |
- |
Covered |
T4,T56,T93 |
0 |
0 |
0 |
1 |
- |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T4,T5,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
375787426 |
588866 |
0 |
0 |
T4 |
5135 |
4 |
0 |
0 |
T5 |
570116 |
2010 |
0 |
0 |
T6 |
238104 |
0 |
0 |
0 |
T7 |
338182 |
5548 |
0 |
0 |
T10 |
0 |
5500 |
0 |
0 |
T19 |
2570 |
0 |
0 |
0 |
T20 |
3613 |
0 |
0 |
0 |
T21 |
5223 |
0 |
0 |
0 |
T22 |
70267 |
0 |
0 |
0 |
T24 |
0 |
2237 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
329836 |
0 |
0 |
0 |
T43 |
0 |
12 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T51 |
0 |
1824 |
0 |
0 |
T65 |
0 |
5728 |
0 |
0 |
T66 |
1101 |
0 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
375787426 |
588864 |
0 |
0 |
T4 |
5135 |
4 |
0 |
0 |
T5 |
570116 |
2010 |
0 |
0 |
T6 |
238104 |
0 |
0 |
0 |
T7 |
338182 |
5548 |
0 |
0 |
T10 |
0 |
5500 |
0 |
0 |
T19 |
2570 |
0 |
0 |
0 |
T20 |
3613 |
0 |
0 |
0 |
T21 |
5223 |
0 |
0 |
0 |
T22 |
70267 |
0 |
0 |
0 |
T24 |
0 |
2237 |
0 |
0 |
T28 |
0 |
10 |
0 |
0 |
T29 |
329836 |
0 |
0 |
0 |
T43 |
0 |
12 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T51 |
0 |
1823 |
0 |
0 |
T65 |
0 |
5728 |
0 |
0 |
T66 |
1101 |
0 |
0 |
0 |