Line Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_phy_rd_buffers
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T63,T94 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T5,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T19,T44,T64 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T7 |
Branch Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T5,T63,T94 |
0 |
0 |
1 |
- |
- |
Covered |
T19,T44,T64 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T5,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T5,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5228617 |
0 |
0 |
T1 |
50320 |
126 |
0 |
0 |
T2 |
10424 |
0 |
0 |
0 |
T3 |
13136 |
0 |
0 |
0 |
T4 |
15136 |
0 |
0 |
0 |
T5 |
6832 |
2 |
0 |
0 |
T6 |
10720 |
5 |
0 |
0 |
T7 |
977248 |
30857 |
0 |
0 |
T13 |
3080776 |
0 |
0 |
0 |
T19 |
50336 |
97 |
0 |
0 |
T20 |
26616 |
67 |
0 |
0 |
T21 |
0 |
7 |
0 |
0 |
T23 |
0 |
8 |
0 |
0 |
T25 |
0 |
117 |
0 |
0 |
T29 |
0 |
256 |
0 |
0 |
T41 |
0 |
7 |
0 |
0 |
T42 |
0 |
74 |
0 |
0 |
T44 |
0 |
92 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1344 |
0 |
0 |
T65 |
0 |
1857 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5228602 |
0 |
0 |
T1 |
50320 |
126 |
0 |
0 |
T2 |
10424 |
0 |
0 |
0 |
T3 |
13136 |
0 |
0 |
0 |
T4 |
15136 |
0 |
0 |
0 |
T5 |
6832 |
2 |
0 |
0 |
T6 |
10720 |
5 |
0 |
0 |
T7 |
977248 |
30857 |
0 |
0 |
T13 |
3080776 |
0 |
0 |
0 |
T19 |
50336 |
97 |
0 |
0 |
T20 |
26616 |
67 |
0 |
0 |
T21 |
0 |
7 |
0 |
0 |
T23 |
0 |
8 |
0 |
0 |
T25 |
0 |
117 |
0 |
0 |
T29 |
0 |
256 |
0 |
0 |
T41 |
0 |
7 |
0 |
0 |
T42 |
0 |
74 |
0 |
0 |
T44 |
0 |
92 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
0 |
1344 |
0 |
0 |
T65 |
0 |
1857 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T7,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T94,T95,T96 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T7,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T19,T44,T64 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T7,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T7,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T94,T10,T95 |
0 |
0 |
1 |
- |
- |
Covered |
T19,T44,T64 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T7,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T7,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
401120916 |
730456 |
0 |
0 |
T1 |
6290 |
21 |
0 |
0 |
T2 |
1303 |
0 |
0 |
0 |
T3 |
1642 |
0 |
0 |
0 |
T4 |
1892 |
0 |
0 |
0 |
T5 |
854 |
0 |
0 |
0 |
T6 |
1340 |
2 |
0 |
0 |
T7 |
122156 |
3441 |
0 |
0 |
T13 |
385097 |
0 |
0 |
0 |
T19 |
6292 |
19 |
0 |
0 |
T20 |
3327 |
15 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T25 |
0 |
23 |
0 |
0 |
T29 |
0 |
64 |
0 |
0 |
T44 |
0 |
11 |
0 |
0 |
T64 |
0 |
336 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
401120916 |
730452 |
0 |
0 |
T1 |
6290 |
21 |
0 |
0 |
T2 |
1303 |
0 |
0 |
0 |
T3 |
1642 |
0 |
0 |
0 |
T4 |
1892 |
0 |
0 |
0 |
T5 |
854 |
0 |
0 |
0 |
T6 |
1340 |
2 |
0 |
0 |
T7 |
122156 |
3441 |
0 |
0 |
T13 |
385097 |
0 |
0 |
0 |
T19 |
6292 |
19 |
0 |
0 |
T20 |
3327 |
15 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T25 |
0 |
23 |
0 |
0 |
T29 |
0 |
64 |
0 |
0 |
T44 |
0 |
11 |
0 |
0 |
T64 |
0 |
336 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T7,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T94,T95,T96 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T7,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T19,T44,T64 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T7,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T7,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T94,T10,T95 |
0 |
0 |
1 |
- |
- |
Covered |
T19,T44,T64 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T7,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T7,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
401120916 |
730131 |
0 |
0 |
T1 |
6290 |
19 |
0 |
0 |
T2 |
1303 |
0 |
0 |
0 |
T3 |
1642 |
0 |
0 |
0 |
T4 |
1892 |
0 |
0 |
0 |
T5 |
854 |
0 |
0 |
0 |
T6 |
1340 |
1 |
0 |
0 |
T7 |
122156 |
3436 |
0 |
0 |
T13 |
385097 |
0 |
0 |
0 |
T19 |
6292 |
18 |
0 |
0 |
T20 |
3327 |
14 |
0 |
0 |
T25 |
0 |
21 |
0 |
0 |
T29 |
0 |
64 |
0 |
0 |
T44 |
0 |
11 |
0 |
0 |
T64 |
0 |
336 |
0 |
0 |
T65 |
0 |
619 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
401120916 |
730129 |
0 |
0 |
T1 |
6290 |
19 |
0 |
0 |
T2 |
1303 |
0 |
0 |
0 |
T3 |
1642 |
0 |
0 |
0 |
T4 |
1892 |
0 |
0 |
0 |
T5 |
854 |
0 |
0 |
0 |
T6 |
1340 |
1 |
0 |
0 |
T7 |
122156 |
3436 |
0 |
0 |
T13 |
385097 |
0 |
0 |
0 |
T19 |
6292 |
18 |
0 |
0 |
T20 |
3327 |
14 |
0 |
0 |
T25 |
0 |
21 |
0 |
0 |
T29 |
0 |
64 |
0 |
0 |
T44 |
0 |
11 |
0 |
0 |
T64 |
0 |
336 |
0 |
0 |
T65 |
0 |
619 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T7,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T94,T95,T96 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T7,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T19,T44,T64 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T7,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T7,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T94,T10,T95 |
0 |
0 |
1 |
- |
- |
Covered |
T19,T44,T64 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T7,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T7,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
401120916 |
729828 |
0 |
0 |
T1 |
6290 |
18 |
0 |
0 |
T2 |
1303 |
0 |
0 |
0 |
T3 |
1642 |
0 |
0 |
0 |
T4 |
1892 |
0 |
0 |
0 |
T5 |
854 |
0 |
0 |
0 |
T6 |
1340 |
1 |
0 |
0 |
T7 |
122156 |
3442 |
0 |
0 |
T13 |
385097 |
0 |
0 |
0 |
T19 |
6292 |
16 |
0 |
0 |
T20 |
3327 |
14 |
0 |
0 |
T25 |
0 |
23 |
0 |
0 |
T29 |
0 |
64 |
0 |
0 |
T44 |
0 |
11 |
0 |
0 |
T64 |
0 |
336 |
0 |
0 |
T65 |
0 |
619 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
401120916 |
729827 |
0 |
0 |
T1 |
6290 |
18 |
0 |
0 |
T2 |
1303 |
0 |
0 |
0 |
T3 |
1642 |
0 |
0 |
0 |
T4 |
1892 |
0 |
0 |
0 |
T5 |
854 |
0 |
0 |
0 |
T6 |
1340 |
1 |
0 |
0 |
T7 |
122156 |
3442 |
0 |
0 |
T13 |
385097 |
0 |
0 |
0 |
T19 |
6292 |
16 |
0 |
0 |
T20 |
3327 |
14 |
0 |
0 |
T25 |
0 |
23 |
0 |
0 |
T29 |
0 |
64 |
0 |
0 |
T44 |
0 |
11 |
0 |
0 |
T64 |
0 |
336 |
0 |
0 |
T65 |
0 |
619 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T7,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T94,T95,T96 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T7,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T19,T44,T64 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T7,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T7,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T94,T10,T95 |
0 |
0 |
1 |
- |
- |
Covered |
T19,T44,T64 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T7,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T7,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
401120916 |
729635 |
0 |
0 |
T1 |
6290 |
18 |
0 |
0 |
T2 |
1303 |
0 |
0 |
0 |
T3 |
1642 |
0 |
0 |
0 |
T4 |
1892 |
0 |
0 |
0 |
T5 |
854 |
0 |
0 |
0 |
T6 |
1340 |
1 |
0 |
0 |
T7 |
122156 |
3437 |
0 |
0 |
T13 |
385097 |
0 |
0 |
0 |
T19 |
6292 |
17 |
0 |
0 |
T20 |
3327 |
14 |
0 |
0 |
T25 |
0 |
22 |
0 |
0 |
T29 |
0 |
64 |
0 |
0 |
T44 |
0 |
10 |
0 |
0 |
T64 |
0 |
336 |
0 |
0 |
T65 |
0 |
619 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
401120916 |
729634 |
0 |
0 |
T1 |
6290 |
18 |
0 |
0 |
T2 |
1303 |
0 |
0 |
0 |
T3 |
1642 |
0 |
0 |
0 |
T4 |
1892 |
0 |
0 |
0 |
T5 |
854 |
0 |
0 |
0 |
T6 |
1340 |
1 |
0 |
0 |
T7 |
122156 |
3437 |
0 |
0 |
T13 |
385097 |
0 |
0 |
0 |
T19 |
6292 |
17 |
0 |
0 |
T20 |
3327 |
14 |
0 |
0 |
T25 |
0 |
22 |
0 |
0 |
T29 |
0 |
64 |
0 |
0 |
T44 |
0 |
10 |
0 |
0 |
T64 |
0 |
336 |
0 |
0 |
T65 |
0 |
619 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T63,T81 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T5,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T19,T30,T97 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T7 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T5,T63,T10 |
0 |
0 |
1 |
- |
- |
Covered |
T19,T30,T97 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T5,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T5,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
401120916 |
577304 |
0 |
0 |
T1 |
6290 |
14 |
0 |
0 |
T2 |
1303 |
0 |
0 |
0 |
T3 |
1642 |
0 |
0 |
0 |
T4 |
1892 |
0 |
0 |
0 |
T5 |
854 |
1 |
0 |
0 |
T6 |
1340 |
0 |
0 |
0 |
T7 |
122156 |
4274 |
0 |
0 |
T13 |
385097 |
0 |
0 |
0 |
T19 |
6292 |
8 |
0 |
0 |
T20 |
3327 |
3 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T25 |
0 |
7 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T44 |
0 |
13 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
401120916 |
577300 |
0 |
0 |
T1 |
6290 |
14 |
0 |
0 |
T2 |
1303 |
0 |
0 |
0 |
T3 |
1642 |
0 |
0 |
0 |
T4 |
1892 |
0 |
0 |
0 |
T5 |
854 |
1 |
0 |
0 |
T6 |
1340 |
0 |
0 |
0 |
T7 |
122156 |
4274 |
0 |
0 |
T13 |
385097 |
0 |
0 |
0 |
T19 |
6292 |
8 |
0 |
0 |
T20 |
3327 |
3 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T25 |
0 |
7 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T44 |
0 |
13 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T81,T46 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T5,T7 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T19,T30,T97 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T7 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T7 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T5,T10,T81 |
0 |
0 |
1 |
- |
- |
Covered |
T19,T30,T97 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T5,T7 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T5,T7 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
401120916 |
577425 |
0 |
0 |
T1 |
6290 |
12 |
0 |
0 |
T2 |
1303 |
0 |
0 |
0 |
T3 |
1642 |
0 |
0 |
0 |
T4 |
1892 |
0 |
0 |
0 |
T5 |
854 |
1 |
0 |
0 |
T6 |
1340 |
0 |
0 |
0 |
T7 |
122156 |
4279 |
0 |
0 |
T13 |
385097 |
0 |
0 |
0 |
T19 |
6292 |
7 |
0 |
0 |
T20 |
3327 |
3 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T25 |
0 |
7 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T42 |
0 |
25 |
0 |
0 |
T44 |
0 |
12 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
401120916 |
577423 |
0 |
0 |
T1 |
6290 |
12 |
0 |
0 |
T2 |
1303 |
0 |
0 |
0 |
T3 |
1642 |
0 |
0 |
0 |
T4 |
1892 |
0 |
0 |
0 |
T5 |
854 |
1 |
0 |
0 |
T6 |
1340 |
0 |
0 |
0 |
T7 |
122156 |
4279 |
0 |
0 |
T13 |
385097 |
0 |
0 |
0 |
T19 |
6292 |
7 |
0 |
0 |
T20 |
3327 |
3 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T25 |
0 |
7 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T42 |
0 |
25 |
0 |
0 |
T44 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T7,T19 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T81,T46,T47 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T7,T19 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T19,T30,T97 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T7,T19 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T7,T19 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T10,T81,T46 |
0 |
0 |
1 |
- |
- |
Covered |
T19,T30,T97 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T7,T19 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T7,T19 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
401120916 |
577114 |
0 |
0 |
T1 |
6290 |
12 |
0 |
0 |
T2 |
1303 |
0 |
0 |
0 |
T3 |
1642 |
0 |
0 |
0 |
T4 |
1892 |
0 |
0 |
0 |
T5 |
854 |
0 |
0 |
0 |
T6 |
1340 |
0 |
0 |
0 |
T7 |
122156 |
4268 |
0 |
0 |
T13 |
385097 |
0 |
0 |
0 |
T19 |
6292 |
6 |
0 |
0 |
T20 |
3327 |
2 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T23 |
0 |
4 |
0 |
0 |
T25 |
0 |
7 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T42 |
0 |
25 |
0 |
0 |
T44 |
0 |
12 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
401120916 |
577113 |
0 |
0 |
T1 |
6290 |
12 |
0 |
0 |
T2 |
1303 |
0 |
0 |
0 |
T3 |
1642 |
0 |
0 |
0 |
T4 |
1892 |
0 |
0 |
0 |
T5 |
854 |
0 |
0 |
0 |
T6 |
1340 |
0 |
0 |
0 |
T7 |
122156 |
4268 |
0 |
0 |
T13 |
385097 |
0 |
0 |
0 |
T19 |
6292 |
6 |
0 |
0 |
T20 |
3327 |
2 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T23 |
0 |
4 |
0 |
0 |
T25 |
0 |
7 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T42 |
0 |
25 |
0 |
0 |
T44 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T7,T19 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T81,T46,T47 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T7,T19 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T19,T30,T97 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T7,T19 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T7,T19 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T10,T81,T46 |
0 |
0 |
1 |
- |
- |
Covered |
T19,T30,T97 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T7,T19 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T7,T19 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
401120916 |
576724 |
0 |
0 |
T1 |
6290 |
12 |
0 |
0 |
T2 |
1303 |
0 |
0 |
0 |
T3 |
1642 |
0 |
0 |
0 |
T4 |
1892 |
0 |
0 |
0 |
T5 |
854 |
0 |
0 |
0 |
T6 |
1340 |
0 |
0 |
0 |
T7 |
122156 |
4280 |
0 |
0 |
T13 |
385097 |
0 |
0 |
0 |
T19 |
6292 |
6 |
0 |
0 |
T20 |
3327 |
2 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T23 |
0 |
4 |
0 |
0 |
T25 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
24 |
0 |
0 |
T44 |
0 |
12 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
401120916 |
576724 |
0 |
0 |
T1 |
6290 |
12 |
0 |
0 |
T2 |
1303 |
0 |
0 |
0 |
T3 |
1642 |
0 |
0 |
0 |
T4 |
1892 |
0 |
0 |
0 |
T5 |
854 |
0 |
0 |
0 |
T6 |
1340 |
0 |
0 |
0 |
T7 |
122156 |
4280 |
0 |
0 |
T13 |
385097 |
0 |
0 |
0 |
T19 |
6292 |
6 |
0 |
0 |
T20 |
3327 |
2 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T23 |
0 |
4 |
0 |
0 |
T25 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
24 |
0 |
0 |
T44 |
0 |
12 |
0 |
0 |