Line Coverage for Module : 
flash_phy_rd_buffers
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Module : 
flash_phy_rd_buffers
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T4,T6 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T98,T99,T100 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T4,T6 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T23,T24,T89 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T6 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T6 | 
Branch Coverage for Module : 
flash_phy_rd_buffers
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T98,T99,T100 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T23,T24,T89 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T4,T6 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T4,T6 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
5194981 | 
0 | 
0 | 
| T1 | 
13746 | 
9 | 
0 | 
0 | 
| T2 | 
1312260 | 
0 | 
0 | 
0 | 
| T3 | 
7542 | 
0 | 
0 | 
0 | 
| T4 | 
961952 | 
30423 | 
0 | 
0 | 
| T5 | 
27072 | 
14 | 
0 | 
0 | 
| T6 | 
358208 | 
18339 | 
0 | 
0 | 
| T7 | 
1374328 | 
17883 | 
0 | 
0 | 
| T11 | 
3082840 | 
0 | 
0 | 
0 | 
| T12 | 
2034 | 
0 | 
0 | 
0 | 
| T16 | 
26496 | 
0 | 
0 | 
0 | 
| T17 | 
315864 | 
19298 | 
0 | 
0 | 
| T18 | 
202026 | 
17307 | 
0 | 
0 | 
| T23 | 
1033878 | 
445 | 
0 | 
0 | 
| T24 | 
0 | 
1388 | 
0 | 
0 | 
| T38 | 
0 | 
20187 | 
0 | 
0 | 
| T51 | 
0 | 
77 | 
0 | 
0 | 
| T56 | 
0 | 
11535 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
5194967 | 
0 | 
0 | 
| T1 | 
13746 | 
9 | 
0 | 
0 | 
| T2 | 
1312260 | 
0 | 
0 | 
0 | 
| T3 | 
7542 | 
0 | 
0 | 
0 | 
| T4 | 
961952 | 
30423 | 
0 | 
0 | 
| T5 | 
27072 | 
14 | 
0 | 
0 | 
| T6 | 
358208 | 
18339 | 
0 | 
0 | 
| T7 | 
1374328 | 
17883 | 
0 | 
0 | 
| T11 | 
3082840 | 
0 | 
0 | 
0 | 
| T12 | 
2034 | 
0 | 
0 | 
0 | 
| T16 | 
26496 | 
0 | 
0 | 
0 | 
| T17 | 
315864 | 
19298 | 
0 | 
0 | 
| T18 | 
202026 | 
17307 | 
0 | 
0 | 
| T23 | 
1033878 | 
445 | 
0 | 
0 | 
| T24 | 
0 | 
1388 | 
0 | 
0 | 
| T38 | 
0 | 
20187 | 
0 | 
0 | 
| T51 | 
0 | 
77 | 
0 | 
0 | 
| T56 | 
0 | 
11535 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T4,T6 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T98,T99,T100 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T4,T6 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T23,T24,T89 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T6 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T6 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T98,T99,T100 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T23,T24,T89 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T4,T6 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T4,T6 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
393979733 | 
728180 | 
0 | 
0 | 
| T1 | 
2291 | 
1 | 
0 | 
0 | 
| T2 | 
218710 | 
0 | 
0 | 
0 | 
| T3 | 
1257 | 
0 | 
0 | 
0 | 
| T4 | 
120244 | 
3945 | 
0 | 
0 | 
| T5 | 
3384 | 
0 | 
0 | 
0 | 
| T6 | 
44776 | 
2422 | 
0 | 
0 | 
| T7 | 
171791 | 
2185 | 
0 | 
0 | 
| T11 | 
385355 | 
0 | 
0 | 
0 | 
| T16 | 
3312 | 
0 | 
0 | 
0 | 
| T17 | 
39483 | 
2719 | 
0 | 
0 | 
| T18 | 
0 | 
2245 | 
0 | 
0 | 
| T23 | 
0 | 
74 | 
0 | 
0 | 
| T24 | 
0 | 
148 | 
0 | 
0 | 
| T38 | 
0 | 
2876 | 
0 | 
0 | 
| T51 | 
0 | 
21 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
393979733 | 
728177 | 
0 | 
0 | 
| T1 | 
2291 | 
1 | 
0 | 
0 | 
| T2 | 
218710 | 
0 | 
0 | 
0 | 
| T3 | 
1257 | 
0 | 
0 | 
0 | 
| T4 | 
120244 | 
3945 | 
0 | 
0 | 
| T5 | 
3384 | 
0 | 
0 | 
0 | 
| T6 | 
44776 | 
2422 | 
0 | 
0 | 
| T7 | 
171791 | 
2185 | 
0 | 
0 | 
| T11 | 
385355 | 
0 | 
0 | 
0 | 
| T16 | 
3312 | 
0 | 
0 | 
0 | 
| T17 | 
39483 | 
2719 | 
0 | 
0 | 
| T18 | 
0 | 
2245 | 
0 | 
0 | 
| T23 | 
0 | 
74 | 
0 | 
0 | 
| T24 | 
0 | 
148 | 
0 | 
0 | 
| T38 | 
0 | 
2876 | 
0 | 
0 | 
| T51 | 
0 | 
21 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T4,T6 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T99,T100,T44 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T4,T6 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T23,T24,T89 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T6 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T6 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T99,T100,T44 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T23,T24,T89 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T4,T6 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T4,T6 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
393979733 | 
727905 | 
0 | 
0 | 
| T1 | 
2291 | 
1 | 
0 | 
0 | 
| T2 | 
218710 | 
0 | 
0 | 
0 | 
| T3 | 
1257 | 
0 | 
0 | 
0 | 
| T4 | 
120244 | 
3934 | 
0 | 
0 | 
| T5 | 
3384 | 
0 | 
0 | 
0 | 
| T6 | 
44776 | 
2422 | 
0 | 
0 | 
| T7 | 
171791 | 
2188 | 
0 | 
0 | 
| T11 | 
385355 | 
0 | 
0 | 
0 | 
| T16 | 
3312 | 
0 | 
0 | 
0 | 
| T17 | 
39483 | 
2699 | 
0 | 
0 | 
| T18 | 
0 | 
2243 | 
0 | 
0 | 
| T23 | 
0 | 
74 | 
0 | 
0 | 
| T24 | 
0 | 
147 | 
0 | 
0 | 
| T38 | 
0 | 
2888 | 
0 | 
0 | 
| T51 | 
0 | 
20 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
393979733 | 
727905 | 
0 | 
0 | 
| T1 | 
2291 | 
1 | 
0 | 
0 | 
| T2 | 
218710 | 
0 | 
0 | 
0 | 
| T3 | 
1257 | 
0 | 
0 | 
0 | 
| T4 | 
120244 | 
3934 | 
0 | 
0 | 
| T5 | 
3384 | 
0 | 
0 | 
0 | 
| T6 | 
44776 | 
2422 | 
0 | 
0 | 
| T7 | 
171791 | 
2188 | 
0 | 
0 | 
| T11 | 
385355 | 
0 | 
0 | 
0 | 
| T16 | 
3312 | 
0 | 
0 | 
0 | 
| T17 | 
39483 | 
2699 | 
0 | 
0 | 
| T18 | 
0 | 
2243 | 
0 | 
0 | 
| T23 | 
0 | 
74 | 
0 | 
0 | 
| T24 | 
0 | 
147 | 
0 | 
0 | 
| T38 | 
0 | 
2888 | 
0 | 
0 | 
| T51 | 
0 | 
20 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T4,T6,T7 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T99,T100,T44 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T4,T6,T7 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T23,T24,T89 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T4,T6,T7 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T4,T6,T7 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T99,T100,T44 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T23,T24,T89 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T4,T6,T7 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T4,T6,T7 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
393979733 | 
727705 | 
0 | 
0 | 
| T4 | 
120244 | 
3946 | 
0 | 
0 | 
| T5 | 
3384 | 
0 | 
0 | 
0 | 
| T6 | 
44776 | 
2433 | 
0 | 
0 | 
| T7 | 
171791 | 
2187 | 
0 | 
0 | 
| T11 | 
385355 | 
0 | 
0 | 
0 | 
| T12 | 
1017 | 
0 | 
0 | 
0 | 
| T16 | 
3312 | 
0 | 
0 | 
0 | 
| T17 | 
39483 | 
2717 | 
0 | 
0 | 
| T18 | 
101013 | 
2242 | 
0 | 
0 | 
| T23 | 
516939 | 
74 | 
0 | 
0 | 
| T24 | 
0 | 
147 | 
0 | 
0 | 
| T38 | 
0 | 
2891 | 
0 | 
0 | 
| T51 | 
0 | 
18 | 
0 | 
0 | 
| T56 | 
0 | 
5768 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
393979733 | 
727704 | 
0 | 
0 | 
| T4 | 
120244 | 
3946 | 
0 | 
0 | 
| T5 | 
3384 | 
0 | 
0 | 
0 | 
| T6 | 
44776 | 
2433 | 
0 | 
0 | 
| T7 | 
171791 | 
2187 | 
0 | 
0 | 
| T11 | 
385355 | 
0 | 
0 | 
0 | 
| T12 | 
1017 | 
0 | 
0 | 
0 | 
| T16 | 
3312 | 
0 | 
0 | 
0 | 
| T17 | 
39483 | 
2717 | 
0 | 
0 | 
| T18 | 
101013 | 
2242 | 
0 | 
0 | 
| T23 | 
516939 | 
74 | 
0 | 
0 | 
| T24 | 
0 | 
147 | 
0 | 
0 | 
| T38 | 
0 | 
2891 | 
0 | 
0 | 
| T51 | 
0 | 
18 | 
0 | 
0 | 
| T56 | 
0 | 
5768 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T4,T6,T7 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T99,T100,T44 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T4,T6,T7 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T23,T24,T89 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T4,T6,T7 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T4,T6,T7 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T99,T100,T44 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T23,T24,T89 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T4,T6,T7 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T4,T6,T7 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
393979733 | 
727423 | 
0 | 
0 | 
| T4 | 
120244 | 
3950 | 
0 | 
0 | 
| T5 | 
3384 | 
0 | 
0 | 
0 | 
| T6 | 
44776 | 
2425 | 
0 | 
0 | 
| T7 | 
171791 | 
2187 | 
0 | 
0 | 
| T11 | 
385355 | 
0 | 
0 | 
0 | 
| T12 | 
1017 | 
0 | 
0 | 
0 | 
| T16 | 
3312 | 
0 | 
0 | 
0 | 
| T17 | 
39483 | 
2721 | 
0 | 
0 | 
| T18 | 
101013 | 
2248 | 
0 | 
0 | 
| T23 | 
516939 | 
74 | 
0 | 
0 | 
| T24 | 
0 | 
147 | 
0 | 
0 | 
| T38 | 
0 | 
2901 | 
0 | 
0 | 
| T51 | 
0 | 
18 | 
0 | 
0 | 
| T56 | 
0 | 
5767 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
393979733 | 
727422 | 
0 | 
0 | 
| T4 | 
120244 | 
3950 | 
0 | 
0 | 
| T5 | 
3384 | 
0 | 
0 | 
0 | 
| T6 | 
44776 | 
2425 | 
0 | 
0 | 
| T7 | 
171791 | 
2187 | 
0 | 
0 | 
| T11 | 
385355 | 
0 | 
0 | 
0 | 
| T12 | 
1017 | 
0 | 
0 | 
0 | 
| T16 | 
3312 | 
0 | 
0 | 
0 | 
| T17 | 
39483 | 
2721 | 
0 | 
0 | 
| T18 | 
101013 | 
2248 | 
0 | 
0 | 
| T23 | 
516939 | 
74 | 
0 | 
0 | 
| T24 | 
0 | 
147 | 
0 | 
0 | 
| T38 | 
0 | 
2901 | 
0 | 
0 | 
| T51 | 
0 | 
18 | 
0 | 
0 | 
| T56 | 
0 | 
5767 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T4,T6 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T100,T101,T102 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T4,T6 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T23,T24,T89 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T6 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T6 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T100,T101,T102 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T23,T24,T89 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T4,T6 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T4,T6 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
393979733 | 
571300 | 
0 | 
0 | 
| T1 | 
2291 | 
2 | 
0 | 
0 | 
| T2 | 
218710 | 
0 | 
0 | 
0 | 
| T3 | 
1257 | 
0 | 
0 | 
0 | 
| T4 | 
120244 | 
3672 | 
0 | 
0 | 
| T5 | 
3384 | 
4 | 
0 | 
0 | 
| T6 | 
44776 | 
2159 | 
0 | 
0 | 
| T7 | 
171791 | 
2281 | 
0 | 
0 | 
| T11 | 
385355 | 
0 | 
0 | 
0 | 
| T16 | 
3312 | 
0 | 
0 | 
0 | 
| T17 | 
39483 | 
2111 | 
0 | 
0 | 
| T18 | 
0 | 
2084 | 
0 | 
0 | 
| T23 | 
0 | 
38 | 
0 | 
0 | 
| T24 | 
0 | 
200 | 
0 | 
0 | 
| T38 | 
0 | 
2158 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
393979733 | 
571298 | 
0 | 
0 | 
| T1 | 
2291 | 
2 | 
0 | 
0 | 
| T2 | 
218710 | 
0 | 
0 | 
0 | 
| T3 | 
1257 | 
0 | 
0 | 
0 | 
| T4 | 
120244 | 
3672 | 
0 | 
0 | 
| T5 | 
3384 | 
4 | 
0 | 
0 | 
| T6 | 
44776 | 
2159 | 
0 | 
0 | 
| T7 | 
171791 | 
2281 | 
0 | 
0 | 
| T11 | 
385355 | 
0 | 
0 | 
0 | 
| T16 | 
3312 | 
0 | 
0 | 
0 | 
| T17 | 
39483 | 
2111 | 
0 | 
0 | 
| T18 | 
0 | 
2084 | 
0 | 
0 | 
| T23 | 
0 | 
38 | 
0 | 
0 | 
| T24 | 
0 | 
200 | 
0 | 
0 | 
| T38 | 
0 | 
2158 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T4,T6 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T100,T101,T102 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T4,T6 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T23,T24,T89 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T6 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T6 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T100,T101,T102 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T23,T24,T89 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T4,T6 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T4,T6 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
393979733 | 
571046 | 
0 | 
0 | 
| T1 | 
2291 | 
2 | 
0 | 
0 | 
| T2 | 
218710 | 
0 | 
0 | 
0 | 
| T3 | 
1257 | 
0 | 
0 | 
0 | 
| T4 | 
120244 | 
3663 | 
0 | 
0 | 
| T5 | 
3384 | 
4 | 
0 | 
0 | 
| T6 | 
44776 | 
2159 | 
0 | 
0 | 
| T7 | 
171791 | 
2283 | 
0 | 
0 | 
| T11 | 
385355 | 
0 | 
0 | 
0 | 
| T16 | 
3312 | 
0 | 
0 | 
0 | 
| T17 | 
39483 | 
2110 | 
0 | 
0 | 
| T18 | 
0 | 
2083 | 
0 | 
0 | 
| T23 | 
0 | 
37 | 
0 | 
0 | 
| T24 | 
0 | 
200 | 
0 | 
0 | 
| T38 | 
0 | 
2158 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
393979733 | 
571044 | 
0 | 
0 | 
| T1 | 
2291 | 
2 | 
0 | 
0 | 
| T2 | 
218710 | 
0 | 
0 | 
0 | 
| T3 | 
1257 | 
0 | 
0 | 
0 | 
| T4 | 
120244 | 
3663 | 
0 | 
0 | 
| T5 | 
3384 | 
4 | 
0 | 
0 | 
| T6 | 
44776 | 
2159 | 
0 | 
0 | 
| T7 | 
171791 | 
2283 | 
0 | 
0 | 
| T11 | 
385355 | 
0 | 
0 | 
0 | 
| T16 | 
3312 | 
0 | 
0 | 
0 | 
| T17 | 
39483 | 
2110 | 
0 | 
0 | 
| T18 | 
0 | 
2083 | 
0 | 
0 | 
| T23 | 
0 | 
37 | 
0 | 
0 | 
| T24 | 
0 | 
200 | 
0 | 
0 | 
| T38 | 
0 | 
2158 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T4,T6 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T100,T101,T103 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T4,T6 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T23,T24,T89 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T6 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T6 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T100,T101,T103 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T23,T24,T89 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T4,T6 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T4,T6 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
393979733 | 
570708 | 
0 | 
0 | 
| T1 | 
2291 | 
2 | 
0 | 
0 | 
| T2 | 
218710 | 
0 | 
0 | 
0 | 
| T3 | 
1257 | 
0 | 
0 | 
0 | 
| T4 | 
120244 | 
3656 | 
0 | 
0 | 
| T5 | 
3384 | 
3 | 
0 | 
0 | 
| T6 | 
44776 | 
2156 | 
0 | 
0 | 
| T7 | 
171791 | 
2283 | 
0 | 
0 | 
| T11 | 
385355 | 
0 | 
0 | 
0 | 
| T16 | 
3312 | 
0 | 
0 | 
0 | 
| T17 | 
39483 | 
2110 | 
0 | 
0 | 
| T18 | 
0 | 
2083 | 
0 | 
0 | 
| T23 | 
0 | 
37 | 
0 | 
0 | 
| T24 | 
0 | 
200 | 
0 | 
0 | 
| T38 | 
0 | 
2158 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
393979733 | 
570706 | 
0 | 
0 | 
| T1 | 
2291 | 
2 | 
0 | 
0 | 
| T2 | 
218710 | 
0 | 
0 | 
0 | 
| T3 | 
1257 | 
0 | 
0 | 
0 | 
| T4 | 
120244 | 
3656 | 
0 | 
0 | 
| T5 | 
3384 | 
3 | 
0 | 
0 | 
| T6 | 
44776 | 
2156 | 
0 | 
0 | 
| T7 | 
171791 | 
2283 | 
0 | 
0 | 
| T11 | 
385355 | 
0 | 
0 | 
0 | 
| T16 | 
3312 | 
0 | 
0 | 
0 | 
| T17 | 
39483 | 
2110 | 
0 | 
0 | 
| T18 | 
0 | 
2083 | 
0 | 
0 | 
| T23 | 
0 | 
37 | 
0 | 
0 | 
| T24 | 
0 | 
200 | 
0 | 
0 | 
| T38 | 
0 | 
2158 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T4,T6 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T100,T101,T103 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T4,T6 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T23,T24,T89 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T6 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T4,T6 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T100,T101,T103 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T23,T24,T89 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T4,T6 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T4,T6 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
393979733 | 
570714 | 
0 | 
0 | 
| T1 | 
2291 | 
1 | 
0 | 
0 | 
| T2 | 
218710 | 
0 | 
0 | 
0 | 
| T3 | 
1257 | 
0 | 
0 | 
0 | 
| T4 | 
120244 | 
3657 | 
0 | 
0 | 
| T5 | 
3384 | 
3 | 
0 | 
0 | 
| T6 | 
44776 | 
2163 | 
0 | 
0 | 
| T7 | 
171791 | 
2289 | 
0 | 
0 | 
| T11 | 
385355 | 
0 | 
0 | 
0 | 
| T16 | 
3312 | 
0 | 
0 | 
0 | 
| T17 | 
39483 | 
2111 | 
0 | 
0 | 
| T18 | 
0 | 
2079 | 
0 | 
0 | 
| T23 | 
0 | 
37 | 
0 | 
0 | 
| T24 | 
0 | 
199 | 
0 | 
0 | 
| T38 | 
0 | 
2157 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
393979733 | 
570711 | 
0 | 
0 | 
| T1 | 
2291 | 
1 | 
0 | 
0 | 
| T2 | 
218710 | 
0 | 
0 | 
0 | 
| T3 | 
1257 | 
0 | 
0 | 
0 | 
| T4 | 
120244 | 
3657 | 
0 | 
0 | 
| T5 | 
3384 | 
3 | 
0 | 
0 | 
| T6 | 
44776 | 
2163 | 
0 | 
0 | 
| T7 | 
171791 | 
2289 | 
0 | 
0 | 
| T11 | 
385355 | 
0 | 
0 | 
0 | 
| T16 | 
3312 | 
0 | 
0 | 
0 | 
| T17 | 
39483 | 
2111 | 
0 | 
0 | 
| T18 | 
0 | 
2079 | 
0 | 
0 | 
| T23 | 
0 | 
37 | 
0 | 
0 | 
| T24 | 
0 | 
199 | 
0 | 
0 | 
| T38 | 
0 | 
2157 | 
0 | 
0 |