Line Coverage for Module : 
flash_ctrl_erase
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 9 | 9 | 100.00 | 
| CONT_ASSIGN | 43 | 0 | 0 |  | 
| CONT_ASSIGN | 46 | 1 | 1 | 100.00 | 
| ALWAYS | 49 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 56 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 57 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 58 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 62 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 66 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_ctrl_erase.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_ctrl_erase.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 43 | 
 | 
unreachable | 
| 46 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 62 | 
1 | 
1 | 
| 66 | 
1 | 
1 | 
Cond Coverage for Module : 
flash_ctrl_erase
 | Total | Covered | Percent | 
| Conditions | 16 | 16 | 100.00 | 
| Logical | 16 | 16 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       43
 EXPRESSION (op_start_i & op_addr_oob_i)
             -----1----   ------2------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T5,T41,T68 | 
| 1 | 1 | Unreachable |  | 
 LINE       46
 EXPRESSION (flash_req_o & (flash_done_i | oob_err))
             -----1-----   ------------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T2,T4,T16 | 
| 1 | 0 | Covered | T5,T41,T68 | 
| 1 | 1 | Covered | T5,T41,T11 | 
 LINE       46
 SUB-EXPRESSION (flash_done_i | oob_err)
                 ------1-----   ---2---
| -1- | -2- | Status | Tests | 
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T2,T4,T16 | 
 LINE       50
 EXPRESSION (op_done_o & oob_err)
             ----1----   ---2---
| -1- | -2- | Status | Tests | 
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Covered | T5,T41,T11 | 
| 1 | 1 | Unreachable |  | 
 LINE       51
 EXPRESSION (op_done_o & flash_mp_err_i)
             ----1----   -------2------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T2,T4,T16 | 
| 1 | 0 | Covered | T41,T11,T30 | 
| 1 | 1 | Covered | T5,T30,T65 | 
 LINE       56
 EXPRESSION (op_start_i & ((~op_addr_oob_i)))
             -----1----   ---------2--------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T5,T41,T68 | 
 LINE       58
 EXPRESSION ((op_type_i == FlashErasePage) ? ((op_addr_i & PageAddrMask)) : ((op_addr_i & BankAddrMask)))
             --------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T4 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       58
 SUB-EXPRESSION (op_type_i == FlashErasePage)
                --------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Module : 
flash_ctrl_erase
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
58 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_ctrl_erase.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_ctrl_erase.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	58	((op_type_i == FlashErasePage)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T4 |