Line Coverage for Module : 
flash_phy_rd_buffers
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Module : 
flash_phy_rd_buffers
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T3,T19 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T46,T82,T83 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T19 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T4,T47 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T19 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T19 | 
Branch Coverage for Module : 
flash_phy_rd_buffers
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T46,T82,T83 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T3,T4,T47 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T3,T19 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T3,T19 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
5197552 | 
0 | 
0 | 
| T1 | 
981712 | 
30918 | 
0 | 
0 | 
| T2 | 
232984 | 
0 | 
0 | 
0 | 
| T3 | 
3292576 | 
2860 | 
0 | 
0 | 
| T4 | 
60336 | 
168 | 
0 | 
0 | 
| T5 | 
0 | 
16676 | 
0 | 
0 | 
| T9 | 
27448 | 
0 | 
0 | 
0 | 
| T17 | 
11216 | 
0 | 
0 | 
0 | 
| T18 | 
26384 | 
0 | 
0 | 
0 | 
| T19 | 
17944 | 
54 | 
0 | 
0 | 
| T20 | 
11816 | 
0 | 
0 | 
0 | 
| T21 | 
13768 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
5 | 
0 | 
0 | 
| T23 | 
0 | 
401 | 
0 | 
0 | 
| T25 | 
0 | 
27 | 
0 | 
0 | 
| T26 | 
0 | 
37 | 
0 | 
0 | 
| T42 | 
0 | 
71 | 
0 | 
0 | 
| T43 | 
0 | 
17 | 
0 | 
0 | 
| T45 | 
0 | 
8265 | 
0 | 
0 | 
| T47 | 
0 | 
1148 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
5197540 | 
0 | 
0 | 
| T1 | 
981712 | 
30918 | 
0 | 
0 | 
| T2 | 
232984 | 
0 | 
0 | 
0 | 
| T3 | 
3292576 | 
2860 | 
0 | 
0 | 
| T4 | 
60336 | 
168 | 
0 | 
0 | 
| T5 | 
0 | 
16676 | 
0 | 
0 | 
| T9 | 
27448 | 
0 | 
0 | 
0 | 
| T17 | 
11216 | 
0 | 
0 | 
0 | 
| T18 | 
26384 | 
0 | 
0 | 
0 | 
| T19 | 
17944 | 
54 | 
0 | 
0 | 
| T20 | 
11816 | 
0 | 
0 | 
0 | 
| T21 | 
13768 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
5 | 
0 | 
0 | 
| T23 | 
0 | 
401 | 
0 | 
0 | 
| T25 | 
0 | 
27 | 
0 | 
0 | 
| T26 | 
0 | 
37 | 
0 | 
0 | 
| T42 | 
0 | 
71 | 
0 | 
0 | 
| T43 | 
0 | 
17 | 
0 | 
0 | 
| T45 | 
0 | 
8265 | 
0 | 
0 | 
| T47 | 
0 | 
1148 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T46,T84,T85 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T47,T29 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T46,T84,T85 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T3,T47,T29 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
385513645 | 
664920 | 
0 | 
0 | 
| T1 | 
122714 | 
3593 | 
0 | 
0 | 
| T2 | 
29123 | 
0 | 
0 | 
0 | 
| T3 | 
411572 | 
715 | 
0 | 
0 | 
| T4 | 
7542 | 
21 | 
0 | 
0 | 
| T5 | 
0 | 
2187 | 
0 | 
0 | 
| T9 | 
3431 | 
0 | 
0 | 
0 | 
| T17 | 
1402 | 
0 | 
0 | 
0 | 
| T18 | 
3298 | 
0 | 
0 | 
0 | 
| T19 | 
2243 | 
0 | 
0 | 
0 | 
| T20 | 
1477 | 
0 | 
0 | 
0 | 
| T21 | 
1721 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
2 | 
0 | 
0 | 
| T23 | 
0 | 
37 | 
0 | 
0 | 
| T25 | 
0 | 
6 | 
0 | 
0 | 
| T26 | 
0 | 
5 | 
0 | 
0 | 
| T42 | 
0 | 
4 | 
0 | 
0 | 
| T47 | 
0 | 
287 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
385513645 | 
664919 | 
0 | 
0 | 
| T1 | 
122714 | 
3593 | 
0 | 
0 | 
| T2 | 
29123 | 
0 | 
0 | 
0 | 
| T3 | 
411572 | 
715 | 
0 | 
0 | 
| T4 | 
7542 | 
21 | 
0 | 
0 | 
| T5 | 
0 | 
2187 | 
0 | 
0 | 
| T9 | 
3431 | 
0 | 
0 | 
0 | 
| T17 | 
1402 | 
0 | 
0 | 
0 | 
| T18 | 
3298 | 
0 | 
0 | 
0 | 
| T19 | 
2243 | 
0 | 
0 | 
0 | 
| T20 | 
1477 | 
0 | 
0 | 
0 | 
| T21 | 
1721 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
2 | 
0 | 
0 | 
| T23 | 
0 | 
37 | 
0 | 
0 | 
| T25 | 
0 | 
6 | 
0 | 
0 | 
| T26 | 
0 | 
5 | 
0 | 
0 | 
| T42 | 
0 | 
4 | 
0 | 
0 | 
| T47 | 
0 | 
287 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T46,T84,T85 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T47,T29 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T46,T84,T85 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T3,T47,T29 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
385513645 | 
664930 | 
0 | 
0 | 
| T1 | 
122714 | 
3597 | 
0 | 
0 | 
| T2 | 
29123 | 
0 | 
0 | 
0 | 
| T3 | 
411572 | 
715 | 
0 | 
0 | 
| T4 | 
7542 | 
21 | 
0 | 
0 | 
| T5 | 
0 | 
2187 | 
0 | 
0 | 
| T9 | 
3431 | 
0 | 
0 | 
0 | 
| T17 | 
1402 | 
0 | 
0 | 
0 | 
| T18 | 
3298 | 
0 | 
0 | 
0 | 
| T19 | 
2243 | 
0 | 
0 | 
0 | 
| T20 | 
1477 | 
0 | 
0 | 
0 | 
| T21 | 
1721 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
1 | 
0 | 
0 | 
| T23 | 
0 | 
36 | 
0 | 
0 | 
| T25 | 
0 | 
6 | 
0 | 
0 | 
| T26 | 
0 | 
5 | 
0 | 
0 | 
| T42 | 
0 | 
4 | 
0 | 
0 | 
| T47 | 
0 | 
287 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
385513645 | 
664926 | 
0 | 
0 | 
| T1 | 
122714 | 
3597 | 
0 | 
0 | 
| T2 | 
29123 | 
0 | 
0 | 
0 | 
| T3 | 
411572 | 
715 | 
0 | 
0 | 
| T4 | 
7542 | 
21 | 
0 | 
0 | 
| T5 | 
0 | 
2187 | 
0 | 
0 | 
| T9 | 
3431 | 
0 | 
0 | 
0 | 
| T17 | 
1402 | 
0 | 
0 | 
0 | 
| T18 | 
3298 | 
0 | 
0 | 
0 | 
| T19 | 
2243 | 
0 | 
0 | 
0 | 
| T20 | 
1477 | 
0 | 
0 | 
0 | 
| T21 | 
1721 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
1 | 
0 | 
0 | 
| T23 | 
0 | 
36 | 
0 | 
0 | 
| T25 | 
0 | 
6 | 
0 | 
0 | 
| T26 | 
0 | 
5 | 
0 | 
0 | 
| T42 | 
0 | 
4 | 
0 | 
0 | 
| T47 | 
0 | 
287 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T84,T85,T86 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T4,T47 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T84,T85,T86 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T3,T4,T47 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
385513645 | 
664366 | 
0 | 
0 | 
| T1 | 
122714 | 
3594 | 
0 | 
0 | 
| T2 | 
29123 | 
0 | 
0 | 
0 | 
| T3 | 
411572 | 
715 | 
0 | 
0 | 
| T4 | 
7542 | 
21 | 
0 | 
0 | 
| T5 | 
0 | 
2187 | 
0 | 
0 | 
| T9 | 
3431 | 
0 | 
0 | 
0 | 
| T17 | 
1402 | 
0 | 
0 | 
0 | 
| T18 | 
3298 | 
0 | 
0 | 
0 | 
| T19 | 
2243 | 
0 | 
0 | 
0 | 
| T20 | 
1477 | 
0 | 
0 | 
0 | 
| T21 | 
1721 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
1 | 
0 | 
0 | 
| T23 | 
0 | 
36 | 
0 | 
0 | 
| T25 | 
0 | 
5 | 
0 | 
0 | 
| T26 | 
0 | 
5 | 
0 | 
0 | 
| T42 | 
0 | 
4 | 
0 | 
0 | 
| T47 | 
0 | 
287 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
385513645 | 
664364 | 
0 | 
0 | 
| T1 | 
122714 | 
3594 | 
0 | 
0 | 
| T2 | 
29123 | 
0 | 
0 | 
0 | 
| T3 | 
411572 | 
715 | 
0 | 
0 | 
| T4 | 
7542 | 
21 | 
0 | 
0 | 
| T5 | 
0 | 
2187 | 
0 | 
0 | 
| T9 | 
3431 | 
0 | 
0 | 
0 | 
| T17 | 
1402 | 
0 | 
0 | 
0 | 
| T18 | 
3298 | 
0 | 
0 | 
0 | 
| T19 | 
2243 | 
0 | 
0 | 
0 | 
| T20 | 
1477 | 
0 | 
0 | 
0 | 
| T21 | 
1721 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
1 | 
0 | 
0 | 
| T23 | 
0 | 
36 | 
0 | 
0 | 
| T25 | 
0 | 
5 | 
0 | 
0 | 
| T26 | 
0 | 
5 | 
0 | 
0 | 
| T42 | 
0 | 
4 | 
0 | 
0 | 
| T47 | 
0 | 
287 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T84,T85,T86 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T47,T29 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T84,T85,T86 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T3,T47,T29 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
385513645 | 
664199 | 
0 | 
0 | 
| T1 | 
122714 | 
3601 | 
0 | 
0 | 
| T2 | 
29123 | 
0 | 
0 | 
0 | 
| T3 | 
411572 | 
715 | 
0 | 
0 | 
| T4 | 
7542 | 
20 | 
0 | 
0 | 
| T5 | 
0 | 
2187 | 
0 | 
0 | 
| T9 | 
3431 | 
0 | 
0 | 
0 | 
| T17 | 
1402 | 
0 | 
0 | 
0 | 
| T18 | 
3298 | 
0 | 
0 | 
0 | 
| T19 | 
2243 | 
0 | 
0 | 
0 | 
| T20 | 
1477 | 
0 | 
0 | 
0 | 
| T21 | 
1721 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
1 | 
0 | 
0 | 
| T23 | 
0 | 
36 | 
0 | 
0 | 
| T25 | 
0 | 
5 | 
0 | 
0 | 
| T26 | 
0 | 
5 | 
0 | 
0 | 
| T42 | 
0 | 
4 | 
0 | 
0 | 
| T47 | 
0 | 
287 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
385513645 | 
664198 | 
0 | 
0 | 
| T1 | 
122714 | 
3601 | 
0 | 
0 | 
| T2 | 
29123 | 
0 | 
0 | 
0 | 
| T3 | 
411572 | 
715 | 
0 | 
0 | 
| T4 | 
7542 | 
20 | 
0 | 
0 | 
| T5 | 
0 | 
2187 | 
0 | 
0 | 
| T9 | 
3431 | 
0 | 
0 | 
0 | 
| T17 | 
1402 | 
0 | 
0 | 
0 | 
| T18 | 
3298 | 
0 | 
0 | 
0 | 
| T19 | 
2243 | 
0 | 
0 | 
0 | 
| T20 | 
1477 | 
0 | 
0 | 
0 | 
| T21 | 
1721 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
1 | 
0 | 
0 | 
| T23 | 
0 | 
36 | 
0 | 
0 | 
| T25 | 
0 | 
5 | 
0 | 
0 | 
| T26 | 
0 | 
5 | 
0 | 
0 | 
| T42 | 
0 | 
4 | 
0 | 
0 | 
| T47 | 
0 | 
287 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T19,T4 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T82,T83,T87 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T19,T4 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T88,T74,T89 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T19,T4 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T19,T4 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T82,T83,T87 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T88,T74,T89 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T19,T4 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T19,T4 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
385513645 | 
635097 | 
0 | 
0 | 
| T1 | 
122714 | 
4131 | 
0 | 
0 | 
| T2 | 
29123 | 
0 | 
0 | 
0 | 
| T3 | 
411572 | 
0 | 
0 | 
0 | 
| T4 | 
7542 | 
22 | 
0 | 
0 | 
| T5 | 
0 | 
1983 | 
0 | 
0 | 
| T9 | 
3431 | 
0 | 
0 | 
0 | 
| T17 | 
1402 | 
0 | 
0 | 
0 | 
| T18 | 
3298 | 
0 | 
0 | 
0 | 
| T19 | 
2243 | 
14 | 
0 | 
0 | 
| T20 | 
1477 | 
0 | 
0 | 
0 | 
| T21 | 
1721 | 
0 | 
0 | 
0 | 
| T23 | 
0 | 
64 | 
0 | 
0 | 
| T25 | 
0 | 
2 | 
0 | 
0 | 
| T26 | 
0 | 
5 | 
0 | 
0 | 
| T42 | 
0 | 
14 | 
0 | 
0 | 
| T43 | 
0 | 
5 | 
0 | 
0 | 
| T45 | 
0 | 
2071 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
385513645 | 
635096 | 
0 | 
0 | 
| T1 | 
122714 | 
4131 | 
0 | 
0 | 
| T2 | 
29123 | 
0 | 
0 | 
0 | 
| T3 | 
411572 | 
0 | 
0 | 
0 | 
| T4 | 
7542 | 
22 | 
0 | 
0 | 
| T5 | 
0 | 
1983 | 
0 | 
0 | 
| T9 | 
3431 | 
0 | 
0 | 
0 | 
| T17 | 
1402 | 
0 | 
0 | 
0 | 
| T18 | 
3298 | 
0 | 
0 | 
0 | 
| T19 | 
2243 | 
14 | 
0 | 
0 | 
| T20 | 
1477 | 
0 | 
0 | 
0 | 
| T21 | 
1721 | 
0 | 
0 | 
0 | 
| T23 | 
0 | 
64 | 
0 | 
0 | 
| T25 | 
0 | 
2 | 
0 | 
0 | 
| T26 | 
0 | 
5 | 
0 | 
0 | 
| T42 | 
0 | 
14 | 
0 | 
0 | 
| T43 | 
0 | 
5 | 
0 | 
0 | 
| T45 | 
0 | 
2071 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T19,T4 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T82,T83,T87 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T19,T4 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T88,T74,T89 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T19,T4 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T19,T4 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T82,T83,T87 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T88,T74,T89 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T19,T4 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T19,T4 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
385513645 | 
635043 | 
0 | 
0 | 
| T1 | 
122714 | 
4138 | 
0 | 
0 | 
| T2 | 
29123 | 
0 | 
0 | 
0 | 
| T3 | 
411572 | 
0 | 
0 | 
0 | 
| T4 | 
7542 | 
21 | 
0 | 
0 | 
| T5 | 
0 | 
1984 | 
0 | 
0 | 
| T9 | 
3431 | 
0 | 
0 | 
0 | 
| T17 | 
1402 | 
0 | 
0 | 
0 | 
| T18 | 
3298 | 
0 | 
0 | 
0 | 
| T19 | 
2243 | 
14 | 
0 | 
0 | 
| T20 | 
1477 | 
0 | 
0 | 
0 | 
| T21 | 
1721 | 
0 | 
0 | 
0 | 
| T23 | 
0 | 
64 | 
0 | 
0 | 
| T25 | 
0 | 
1 | 
0 | 
0 | 
| T26 | 
0 | 
4 | 
0 | 
0 | 
| T42 | 
0 | 
14 | 
0 | 
0 | 
| T43 | 
0 | 
4 | 
0 | 
0 | 
| T45 | 
0 | 
2067 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
385513645 | 
635043 | 
0 | 
0 | 
| T1 | 
122714 | 
4138 | 
0 | 
0 | 
| T2 | 
29123 | 
0 | 
0 | 
0 | 
| T3 | 
411572 | 
0 | 
0 | 
0 | 
| T4 | 
7542 | 
21 | 
0 | 
0 | 
| T5 | 
0 | 
1984 | 
0 | 
0 | 
| T9 | 
3431 | 
0 | 
0 | 
0 | 
| T17 | 
1402 | 
0 | 
0 | 
0 | 
| T18 | 
3298 | 
0 | 
0 | 
0 | 
| T19 | 
2243 | 
14 | 
0 | 
0 | 
| T20 | 
1477 | 
0 | 
0 | 
0 | 
| T21 | 
1721 | 
0 | 
0 | 
0 | 
| T23 | 
0 | 
64 | 
0 | 
0 | 
| T25 | 
0 | 
1 | 
0 | 
0 | 
| T26 | 
0 | 
4 | 
0 | 
0 | 
| T42 | 
0 | 
14 | 
0 | 
0 | 
| T43 | 
0 | 
4 | 
0 | 
0 | 
| T45 | 
0 | 
2067 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T19,T4 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T82,T83,T87 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T19,T4 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T41,T88,T74 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T19,T4 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T19,T4 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T82,T83,T87 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T41,T88,T74 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T19,T4 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T19,T4 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
385513645 | 
634795 | 
0 | 
0 | 
| T1 | 
122714 | 
4132 | 
0 | 
0 | 
| T2 | 
29123 | 
0 | 
0 | 
0 | 
| T3 | 
411572 | 
0 | 
0 | 
0 | 
| T4 | 
7542 | 
21 | 
0 | 
0 | 
| T5 | 
0 | 
1977 | 
0 | 
0 | 
| T9 | 
3431 | 
0 | 
0 | 
0 | 
| T17 | 
1402 | 
0 | 
0 | 
0 | 
| T18 | 
3298 | 
0 | 
0 | 
0 | 
| T19 | 
2243 | 
13 | 
0 | 
0 | 
| T20 | 
1477 | 
0 | 
0 | 
0 | 
| T21 | 
1721 | 
0 | 
0 | 
0 | 
| T23 | 
0 | 
64 | 
0 | 
0 | 
| T25 | 
0 | 
1 | 
0 | 
0 | 
| T26 | 
0 | 
4 | 
0 | 
0 | 
| T42 | 
0 | 
14 | 
0 | 
0 | 
| T43 | 
0 | 
4 | 
0 | 
0 | 
| T45 | 
0 | 
2062 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
385513645 | 
634794 | 
0 | 
0 | 
| T1 | 
122714 | 
4132 | 
0 | 
0 | 
| T2 | 
29123 | 
0 | 
0 | 
0 | 
| T3 | 
411572 | 
0 | 
0 | 
0 | 
| T4 | 
7542 | 
21 | 
0 | 
0 | 
| T5 | 
0 | 
1977 | 
0 | 
0 | 
| T9 | 
3431 | 
0 | 
0 | 
0 | 
| T17 | 
1402 | 
0 | 
0 | 
0 | 
| T18 | 
3298 | 
0 | 
0 | 
0 | 
| T19 | 
2243 | 
13 | 
0 | 
0 | 
| T20 | 
1477 | 
0 | 
0 | 
0 | 
| T21 | 
1721 | 
0 | 
0 | 
0 | 
| T23 | 
0 | 
64 | 
0 | 
0 | 
| T25 | 
0 | 
1 | 
0 | 
0 | 
| T26 | 
0 | 
4 | 
0 | 
0 | 
| T42 | 
0 | 
14 | 
0 | 
0 | 
| T43 | 
0 | 
4 | 
0 | 
0 | 
| T45 | 
0 | 
2062 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T19,T4 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T83,T87,T86 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T19,T4 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T88,T74,T89 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T19,T4 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T19,T4 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T83,T87,T86 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T88,T74,T89 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T19,T4 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T19,T4 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
385513645 | 
634202 | 
0 | 
0 | 
| T1 | 
122714 | 
4132 | 
0 | 
0 | 
| T2 | 
29123 | 
0 | 
0 | 
0 | 
| T3 | 
411572 | 
0 | 
0 | 
0 | 
| T4 | 
7542 | 
21 | 
0 | 
0 | 
| T5 | 
0 | 
1984 | 
0 | 
0 | 
| T9 | 
3431 | 
0 | 
0 | 
0 | 
| T17 | 
1402 | 
0 | 
0 | 
0 | 
| T18 | 
3298 | 
0 | 
0 | 
0 | 
| T19 | 
2243 | 
13 | 
0 | 
0 | 
| T20 | 
1477 | 
0 | 
0 | 
0 | 
| T21 | 
1721 | 
0 | 
0 | 
0 | 
| T23 | 
0 | 
64 | 
0 | 
0 | 
| T25 | 
0 | 
1 | 
0 | 
0 | 
| T26 | 
0 | 
4 | 
0 | 
0 | 
| T42 | 
0 | 
13 | 
0 | 
0 | 
| T43 | 
0 | 
4 | 
0 | 
0 | 
| T45 | 
0 | 
2065 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
385513645 | 
634200 | 
0 | 
0 | 
| T1 | 
122714 | 
4132 | 
0 | 
0 | 
| T2 | 
29123 | 
0 | 
0 | 
0 | 
| T3 | 
411572 | 
0 | 
0 | 
0 | 
| T4 | 
7542 | 
21 | 
0 | 
0 | 
| T5 | 
0 | 
1984 | 
0 | 
0 | 
| T9 | 
3431 | 
0 | 
0 | 
0 | 
| T17 | 
1402 | 
0 | 
0 | 
0 | 
| T18 | 
3298 | 
0 | 
0 | 
0 | 
| T19 | 
2243 | 
13 | 
0 | 
0 | 
| T20 | 
1477 | 
0 | 
0 | 
0 | 
| T21 | 
1721 | 
0 | 
0 | 
0 | 
| T23 | 
0 | 
64 | 
0 | 
0 | 
| T25 | 
0 | 
1 | 
0 | 
0 | 
| T26 | 
0 | 
4 | 
0 | 
0 | 
| T42 | 
0 | 
13 | 
0 | 
0 | 
| T43 | 
0 | 
4 | 
0 | 
0 | 
| T45 | 
0 | 
2065 | 
0 | 
0 |