Line Coverage for Module : 
flash_phy_rd_buffers
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Module : 
flash_phy_rd_buffers
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T5,T6 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T14,T45,T72 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T5,T6 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T22,T28,T47 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T5,T6 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T5,T6 | 
Branch Coverage for Module : 
flash_phy_rd_buffers
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T14,T45,T72 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T22,T28,T47 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T3,T5,T6 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T3,T5,T6 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
5218664 | 
0 | 
0 | 
| T3 | 
506440 | 
256 | 
0 | 
0 | 
| T4 | 
847032 | 
0 | 
0 | 
0 | 
| T5 | 
450640 | 
256 | 
0 | 
0 | 
| T6 | 
1348568 | 
30712 | 
0 | 
0 | 
| T7 | 
991952 | 
30719 | 
0 | 
0 | 
| T8 | 
197776 | 
18218 | 
0 | 
0 | 
| T12 | 
13352 | 
0 | 
0 | 
0 | 
| T14 | 
0 | 
44 | 
0 | 
0 | 
| T20 | 
5564 | 
0 | 
0 | 
0 | 
| T21 | 
875004 | 
0 | 
0 | 
0 | 
| T22 | 
639592 | 
250 | 
0 | 
0 | 
| T23 | 
71384 | 
27 | 
0 | 
0 | 
| T24 | 
0 | 
231 | 
0 | 
0 | 
| T25 | 
0 | 
6697 | 
0 | 
0 | 
| T28 | 
8928 | 
40 | 
0 | 
0 | 
| T39 | 
504048 | 
31390 | 
0 | 
0 | 
| T43 | 
9800 | 
0 | 
0 | 
0 | 
| T47 | 
0 | 
408 | 
0 | 
0 | 
| T59 | 
0 | 
3634 | 
0 | 
0 | 
| T61 | 
5148 | 
0 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
5218652 | 
0 | 
0 | 
| T3 | 
506440 | 
256 | 
0 | 
0 | 
| T4 | 
847032 | 
0 | 
0 | 
0 | 
| T5 | 
450640 | 
256 | 
0 | 
0 | 
| T6 | 
1348568 | 
30712 | 
0 | 
0 | 
| T7 | 
991952 | 
30719 | 
0 | 
0 | 
| T8 | 
197776 | 
18218 | 
0 | 
0 | 
| T12 | 
13352 | 
0 | 
0 | 
0 | 
| T14 | 
0 | 
44 | 
0 | 
0 | 
| T20 | 
5564 | 
0 | 
0 | 
0 | 
| T21 | 
875004 | 
0 | 
0 | 
0 | 
| T22 | 
639592 | 
250 | 
0 | 
0 | 
| T23 | 
71384 | 
27 | 
0 | 
0 | 
| T24 | 
0 | 
231 | 
0 | 
0 | 
| T25 | 
0 | 
6696 | 
0 | 
0 | 
| T28 | 
8928 | 
40 | 
0 | 
0 | 
| T39 | 
504048 | 
31390 | 
0 | 
0 | 
| T43 | 
9800 | 
0 | 
0 | 
0 | 
| T47 | 
0 | 
408 | 
0 | 
0 | 
| T59 | 
0 | 
3634 | 
0 | 
0 | 
| T61 | 
5148 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T5,T6 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T14,T72,T82 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T5,T6 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T28,T47,T71 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T5,T6 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T5,T6 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T14,T72,T82 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T28,T47,T71 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T3,T5,T6 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T3,T5,T6 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
381538401 | 
728564 | 
0 | 
0 | 
| T3 | 
126610 | 
64 | 
0 | 
0 | 
| T4 | 
211758 | 
0 | 
0 | 
0 | 
| T5 | 
112660 | 
64 | 
0 | 
0 | 
| T6 | 
168571 | 
3937 | 
0 | 
0 | 
| T7 | 
123994 | 
4033 | 
0 | 
0 | 
| T8 | 
0 | 
2234 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
218751 | 
0 | 
0 | 
0 | 
| T22 | 
79949 | 
33 | 
0 | 
0 | 
| T23 | 
8923 | 
9 | 
0 | 
0 | 
| T28 | 
0 | 
10 | 
0 | 
0 | 
| T39 | 
0 | 
4305 | 
0 | 
0 | 
| T43 | 
1225 | 
0 | 
0 | 
0 | 
| T47 | 
0 | 
102 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
381538401 | 
728563 | 
0 | 
0 | 
| T3 | 
126610 | 
64 | 
0 | 
0 | 
| T4 | 
211758 | 
0 | 
0 | 
0 | 
| T5 | 
112660 | 
64 | 
0 | 
0 | 
| T6 | 
168571 | 
3937 | 
0 | 
0 | 
| T7 | 
123994 | 
4033 | 
0 | 
0 | 
| T8 | 
0 | 
2234 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
218751 | 
0 | 
0 | 
0 | 
| T22 | 
79949 | 
33 | 
0 | 
0 | 
| T23 | 
8923 | 
9 | 
0 | 
0 | 
| T28 | 
0 | 
10 | 
0 | 
0 | 
| T39 | 
0 | 
4305 | 
0 | 
0 | 
| T43 | 
1225 | 
0 | 
0 | 
0 | 
| T47 | 
0 | 
102 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T5,T6 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T14,T72,T82 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T5,T6 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T28,T47,T71 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T5,T6 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T5,T6 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T14,T72,T82 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T28,T47,T71 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T3,T5,T6 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T3,T5,T6 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
381538401 | 
728212 | 
0 | 
0 | 
| T3 | 
126610 | 
64 | 
0 | 
0 | 
| T4 | 
211758 | 
0 | 
0 | 
0 | 
| T5 | 
112660 | 
64 | 
0 | 
0 | 
| T6 | 
168571 | 
3930 | 
0 | 
0 | 
| T7 | 
123994 | 
4034 | 
0 | 
0 | 
| T8 | 
0 | 
2228 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
218751 | 
0 | 
0 | 
0 | 
| T22 | 
79949 | 
32 | 
0 | 
0 | 
| T23 | 
8923 | 
6 | 
0 | 
0 | 
| T28 | 
0 | 
9 | 
0 | 
0 | 
| T39 | 
0 | 
4322 | 
0 | 
0 | 
| T43 | 
1225 | 
0 | 
0 | 
0 | 
| T47 | 
0 | 
102 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
381538401 | 
728211 | 
0 | 
0 | 
| T3 | 
126610 | 
64 | 
0 | 
0 | 
| T4 | 
211758 | 
0 | 
0 | 
0 | 
| T5 | 
112660 | 
64 | 
0 | 
0 | 
| T6 | 
168571 | 
3930 | 
0 | 
0 | 
| T7 | 
123994 | 
4034 | 
0 | 
0 | 
| T8 | 
0 | 
2228 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
218751 | 
0 | 
0 | 
0 | 
| T22 | 
79949 | 
32 | 
0 | 
0 | 
| T23 | 
8923 | 
6 | 
0 | 
0 | 
| T28 | 
0 | 
9 | 
0 | 
0 | 
| T39 | 
0 | 
4322 | 
0 | 
0 | 
| T43 | 
1225 | 
0 | 
0 | 
0 | 
| T47 | 
0 | 
102 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T5,T6 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T14,T72,T82 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T5,T6 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T47,T71,T83 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T5,T6 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T5,T6 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T14,T72,T82 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T47,T71,T83 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T3,T5,T6 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T3,T5,T6 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
381538401 | 
728042 | 
0 | 
0 | 
| T3 | 
126610 | 
64 | 
0 | 
0 | 
| T4 | 
211758 | 
0 | 
0 | 
0 | 
| T5 | 
112660 | 
64 | 
0 | 
0 | 
| T6 | 
168571 | 
3930 | 
0 | 
0 | 
| T7 | 
123994 | 
4026 | 
0 | 
0 | 
| T8 | 
0 | 
2226 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
218751 | 
0 | 
0 | 
0 | 
| T22 | 
79949 | 
32 | 
0 | 
0 | 
| T23 | 
8923 | 
5 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T39 | 
0 | 
4312 | 
0 | 
0 | 
| T43 | 
1225 | 
0 | 
0 | 
0 | 
| T47 | 
0 | 
102 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
381538401 | 
728040 | 
0 | 
0 | 
| T3 | 
126610 | 
64 | 
0 | 
0 | 
| T4 | 
211758 | 
0 | 
0 | 
0 | 
| T5 | 
112660 | 
64 | 
0 | 
0 | 
| T6 | 
168571 | 
3930 | 
0 | 
0 | 
| T7 | 
123994 | 
4026 | 
0 | 
0 | 
| T8 | 
0 | 
2226 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
218751 | 
0 | 
0 | 
0 | 
| T22 | 
79949 | 
32 | 
0 | 
0 | 
| T23 | 
8923 | 
5 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T39 | 
0 | 
4312 | 
0 | 
0 | 
| T43 | 
1225 | 
0 | 
0 | 
0 | 
| T47 | 
0 | 
102 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T5,T6 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T14,T72,T82 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T5,T6 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T47,T71,T83 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T5,T6 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T5,T6 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T14,T72,T82 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T47,T71,T83 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T3,T5,T6 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T3,T5,T6 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
381538401 | 
727561 | 
0 | 
0 | 
| T3 | 
126610 | 
64 | 
0 | 
0 | 
| T4 | 
211758 | 
0 | 
0 | 
0 | 
| T5 | 
112660 | 
64 | 
0 | 
0 | 
| T6 | 
168571 | 
3934 | 
0 | 
0 | 
| T7 | 
123994 | 
4038 | 
0 | 
0 | 
| T8 | 
0 | 
2227 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
218751 | 
0 | 
0 | 
0 | 
| T22 | 
79949 | 
32 | 
0 | 
0 | 
| T23 | 
8923 | 
4 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T39 | 
0 | 
4311 | 
0 | 
0 | 
| T43 | 
1225 | 
0 | 
0 | 
0 | 
| T47 | 
0 | 
102 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
381538401 | 
727561 | 
0 | 
0 | 
| T3 | 
126610 | 
64 | 
0 | 
0 | 
| T4 | 
211758 | 
0 | 
0 | 
0 | 
| T5 | 
112660 | 
64 | 
0 | 
0 | 
| T6 | 
168571 | 
3934 | 
0 | 
0 | 
| T7 | 
123994 | 
4038 | 
0 | 
0 | 
| T8 | 
0 | 
2227 | 
0 | 
0 | 
| T20 | 
1391 | 
0 | 
0 | 
0 | 
| T21 | 
218751 | 
0 | 
0 | 
0 | 
| T22 | 
79949 | 
32 | 
0 | 
0 | 
| T23 | 
8923 | 
4 | 
0 | 
0 | 
| T28 | 
0 | 
8 | 
0 | 
0 | 
| T39 | 
0 | 
4311 | 
0 | 
0 | 
| T43 | 
1225 | 
0 | 
0 | 
0 | 
| T47 | 
0 | 
102 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T6,T7,T22 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T14,T45,T72 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T6,T7,T22 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T22,T71,T29 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T6,T7,T22 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T6,T7,T22 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T14,T45,T72 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T22,T71,T29 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T6,T7,T22 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T6,T7,T22 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
381538401 | 
576866 | 
0 | 
0 | 
| T6 | 
168571 | 
3737 | 
0 | 
0 | 
| T7 | 
123994 | 
3640 | 
0 | 
0 | 
| T8 | 
49444 | 
2326 | 
0 | 
0 | 
| T12 | 
3338 | 
0 | 
0 | 
0 | 
| T14 | 
0 | 
11 | 
0 | 
0 | 
| T22 | 
79949 | 
31 | 
0 | 
0 | 
| T23 | 
8923 | 
1 | 
0 | 
0 | 
| T24 | 
0 | 
58 | 
0 | 
0 | 
| T25 | 
0 | 
1671 | 
0 | 
0 | 
| T28 | 
2232 | 
2 | 
0 | 
0 | 
| T39 | 
126012 | 
3532 | 
0 | 
0 | 
| T43 | 
1225 | 
0 | 
0 | 
0 | 
| T61 | 
1287 | 
0 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
381538401 | 
576865 | 
0 | 
0 | 
| T6 | 
168571 | 
3737 | 
0 | 
0 | 
| T7 | 
123994 | 
3640 | 
0 | 
0 | 
| T8 | 
49444 | 
2326 | 
0 | 
0 | 
| T12 | 
3338 | 
0 | 
0 | 
0 | 
| T14 | 
0 | 
11 | 
0 | 
0 | 
| T22 | 
79949 | 
31 | 
0 | 
0 | 
| T23 | 
8923 | 
1 | 
0 | 
0 | 
| T24 | 
0 | 
58 | 
0 | 
0 | 
| T25 | 
0 | 
1671 | 
0 | 
0 | 
| T28 | 
2232 | 
2 | 
0 | 
0 | 
| T39 | 
126012 | 
3532 | 
0 | 
0 | 
| T43 | 
1225 | 
0 | 
0 | 
0 | 
| T61 | 
1287 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T6,T7,T22 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T14,T45,T72 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T6,T7,T22 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T22,T71,T48 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T6,T7,T22 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T6,T7,T22 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T14,T45,T72 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T22,T71,T48 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T6,T7,T22 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T6,T7,T22 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
381538401 | 
576566 | 
0 | 
0 | 
| T6 | 
168571 | 
3746 | 
0 | 
0 | 
| T7 | 
123994 | 
3655 | 
0 | 
0 | 
| T8 | 
49444 | 
2328 | 
0 | 
0 | 
| T12 | 
3338 | 
0 | 
0 | 
0 | 
| T14 | 
0 | 
11 | 
0 | 
0 | 
| T22 | 
79949 | 
30 | 
0 | 
0 | 
| T23 | 
8923 | 
1 | 
0 | 
0 | 
| T24 | 
0 | 
58 | 
0 | 
0 | 
| T25 | 
0 | 
1675 | 
0 | 
0 | 
| T28 | 
2232 | 
1 | 
0 | 
0 | 
| T39 | 
126012 | 
3528 | 
0 | 
0 | 
| T43 | 
1225 | 
0 | 
0 | 
0 | 
| T61 | 
1287 | 
0 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
381538401 | 
576565 | 
0 | 
0 | 
| T6 | 
168571 | 
3746 | 
0 | 
0 | 
| T7 | 
123994 | 
3655 | 
0 | 
0 | 
| T8 | 
49444 | 
2328 | 
0 | 
0 | 
| T12 | 
3338 | 
0 | 
0 | 
0 | 
| T14 | 
0 | 
11 | 
0 | 
0 | 
| T22 | 
79949 | 
30 | 
0 | 
0 | 
| T23 | 
8923 | 
1 | 
0 | 
0 | 
| T24 | 
0 | 
58 | 
0 | 
0 | 
| T25 | 
0 | 
1675 | 
0 | 
0 | 
| T28 | 
2232 | 
1 | 
0 | 
0 | 
| T39 | 
126012 | 
3528 | 
0 | 
0 | 
| T43 | 
1225 | 
0 | 
0 | 
0 | 
| T61 | 
1287 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T6,T7,T22 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T14,T45,T72 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T6,T7,T22 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T22,T71,T48 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T6,T7,T22 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T6,T7,T22 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T14,T45,T72 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T22,T71,T48 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T6,T7,T22 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T6,T7,T22 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
381538401 | 
576656 | 
0 | 
0 | 
| T6 | 
168571 | 
3753 | 
0 | 
0 | 
| T7 | 
123994 | 
3644 | 
0 | 
0 | 
| T8 | 
49444 | 
2326 | 
0 | 
0 | 
| T12 | 
3338 | 
0 | 
0 | 
0 | 
| T14 | 
0 | 
11 | 
0 | 
0 | 
| T22 | 
79949 | 
30 | 
0 | 
0 | 
| T23 | 
8923 | 
1 | 
0 | 
0 | 
| T24 | 
0 | 
58 | 
0 | 
0 | 
| T25 | 
0 | 
1676 | 
0 | 
0 | 
| T28 | 
2232 | 
1 | 
0 | 
0 | 
| T39 | 
126012 | 
3542 | 
0 | 
0 | 
| T43 | 
1225 | 
0 | 
0 | 
0 | 
| T61 | 
1287 | 
0 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
381538401 | 
576652 | 
0 | 
0 | 
| T6 | 
168571 | 
3753 | 
0 | 
0 | 
| T7 | 
123994 | 
3644 | 
0 | 
0 | 
| T8 | 
49444 | 
2326 | 
0 | 
0 | 
| T12 | 
3338 | 
0 | 
0 | 
0 | 
| T14 | 
0 | 
11 | 
0 | 
0 | 
| T22 | 
79949 | 
30 | 
0 | 
0 | 
| T23 | 
8923 | 
1 | 
0 | 
0 | 
| T24 | 
0 | 
58 | 
0 | 
0 | 
| T25 | 
0 | 
1675 | 
0 | 
0 | 
| T28 | 
2232 | 
1 | 
0 | 
0 | 
| T39 | 
126012 | 
3542 | 
0 | 
0 | 
| T43 | 
1225 | 
0 | 
0 | 
0 | 
| T61 | 
1287 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T6,T7,T22 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T14,T45,T72 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T6,T7,T22 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T22,T71,T48 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T6,T7,T22 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T6,T7,T22 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T14,T45,T72 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T22,T71,T48 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T6,T7,T22 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T6,T7,T22 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
381538401 | 
576197 | 
0 | 
0 | 
| T6 | 
168571 | 
3745 | 
0 | 
0 | 
| T7 | 
123994 | 
3649 | 
0 | 
0 | 
| T8 | 
49444 | 
2323 | 
0 | 
0 | 
| T12 | 
3338 | 
0 | 
0 | 
0 | 
| T14 | 
0 | 
11 | 
0 | 
0 | 
| T22 | 
79949 | 
30 | 
0 | 
0 | 
| T23 | 
8923 | 
0 | 
0 | 
0 | 
| T24 | 
0 | 
57 | 
0 | 
0 | 
| T25 | 
0 | 
1675 | 
0 | 
0 | 
| T28 | 
2232 | 
1 | 
0 | 
0 | 
| T39 | 
126012 | 
3538 | 
0 | 
0 | 
| T43 | 
1225 | 
0 | 
0 | 
0 | 
| T59 | 
0 | 
3634 | 
0 | 
0 | 
| T61 | 
1287 | 
0 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
381538401 | 
576195 | 
0 | 
0 | 
| T6 | 
168571 | 
3745 | 
0 | 
0 | 
| T7 | 
123994 | 
3649 | 
0 | 
0 | 
| T8 | 
49444 | 
2323 | 
0 | 
0 | 
| T12 | 
3338 | 
0 | 
0 | 
0 | 
| T14 | 
0 | 
11 | 
0 | 
0 | 
| T22 | 
79949 | 
30 | 
0 | 
0 | 
| T23 | 
8923 | 
0 | 
0 | 
0 | 
| T24 | 
0 | 
57 | 
0 | 
0 | 
| T25 | 
0 | 
1675 | 
0 | 
0 | 
| T28 | 
2232 | 
1 | 
0 | 
0 | 
| T39 | 
126012 | 
3538 | 
0 | 
0 | 
| T43 | 
1225 | 
0 | 
0 | 
0 | 
| T59 | 
0 | 
3634 | 
0 | 
0 | 
| T61 | 
1287 | 
0 | 
0 | 
0 |