Line Coverage for Module : 
flash_phy_rd_buffers
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Module : 
flash_phy_rd_buffers
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T6,T7 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T31,T63,T78 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T6,T7 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T6,T44,T24 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T6,T7 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T6,T7 | 
Branch Coverage for Module : 
flash_phy_rd_buffers
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T31,T63,T78 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T6,T44,T24 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T3,T6,T7 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T3,T6,T7 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
5135294 | 
0 | 
0 | 
| T3 | 
1571840 | 
18115 | 
0 | 
0 | 
| T4 | 
10128 | 
0 | 
0 | 
0 | 
| T5 | 
1376216 | 
0 | 
0 | 
0 | 
| T6 | 
3352904 | 
2868 | 
0 | 
0 | 
| T7 | 
1043128 | 
32134 | 
0 | 
0 | 
| T8 | 
0 | 
29944 | 
0 | 
0 | 
| T12 | 
27280 | 
0 | 
0 | 
0 | 
| T13 | 
8792 | 
0 | 
0 | 
0 | 
| T16 | 
14104 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
104 | 
0 | 
0 | 
| T20 | 
0 | 
232 | 
0 | 
0 | 
| T24 | 
0 | 
101 | 
0 | 
0 | 
| T30 | 
3754856 | 
1104 | 
0 | 
0 | 
| T31 | 
0 | 
64 | 
0 | 
0 | 
| T38 | 
0 | 
11 | 
0 | 
0 | 
| T40 | 
0 | 
18500 | 
0 | 
0 | 
| T44 | 
0 | 
1226 | 
0 | 
0 | 
| T54 | 
1155728 | 
0 | 
0 | 
0 | 
| T57 | 
0 | 
2116 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
5135279 | 
0 | 
0 | 
| T3 | 
1571840 | 
18115 | 
0 | 
0 | 
| T4 | 
10128 | 
0 | 
0 | 
0 | 
| T5 | 
1376216 | 
0 | 
0 | 
0 | 
| T6 | 
3352904 | 
2868 | 
0 | 
0 | 
| T7 | 
1043128 | 
32134 | 
0 | 
0 | 
| T8 | 
0 | 
29944 | 
0 | 
0 | 
| T12 | 
27280 | 
0 | 
0 | 
0 | 
| T13 | 
8792 | 
0 | 
0 | 
0 | 
| T16 | 
14104 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
104 | 
0 | 
0 | 
| T20 | 
0 | 
232 | 
0 | 
0 | 
| T24 | 
0 | 
101 | 
0 | 
0 | 
| T30 | 
3754856 | 
1104 | 
0 | 
0 | 
| T31 | 
0 | 
64 | 
0 | 
0 | 
| T38 | 
0 | 
11 | 
0 | 
0 | 
| T40 | 
0 | 
18500 | 
0 | 
0 | 
| T44 | 
0 | 
1226 | 
0 | 
0 | 
| T54 | 
1155728 | 
0 | 
0 | 
0 | 
| T57 | 
0 | 
2116 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T6,T7 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T31,T63,T78 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T6,T7 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T6,T44,T24 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T6,T7 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T6,T7 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T31,T63,T78 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T6,T44,T24 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T3,T6,T7 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T3,T6,T7 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
408132832 | 
688265 | 
0 | 
0 | 
| T3 | 
196480 | 
2357 | 
0 | 
0 | 
| T4 | 
1266 | 
0 | 
0 | 
0 | 
| T5 | 
172027 | 
0 | 
0 | 
0 | 
| T6 | 
419113 | 
717 | 
0 | 
0 | 
| T7 | 
130391 | 
3751 | 
0 | 
0 | 
| T8 | 
0 | 
3979 | 
0 | 
0 | 
| T12 | 
3410 | 
0 | 
0 | 
0 | 
| T13 | 
1099 | 
0 | 
0 | 
0 | 
| T16 | 
1763 | 
0 | 
0 | 
0 | 
| T24 | 
0 | 
22 | 
0 | 
0 | 
| T30 | 
469357 | 
138 | 
0 | 
0 | 
| T38 | 
0 | 
2 | 
0 | 
0 | 
| T40 | 
0 | 
2485 | 
0 | 
0 | 
| T44 | 
0 | 
159 | 
0 | 
0 | 
| T54 | 
144466 | 
0 | 
0 | 
0 | 
| T57 | 
0 | 
529 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
408132832 | 
688265 | 
0 | 
0 | 
| T3 | 
196480 | 
2357 | 
0 | 
0 | 
| T4 | 
1266 | 
0 | 
0 | 
0 | 
| T5 | 
172027 | 
0 | 
0 | 
0 | 
| T6 | 
419113 | 
717 | 
0 | 
0 | 
| T7 | 
130391 | 
3751 | 
0 | 
0 | 
| T8 | 
0 | 
3979 | 
0 | 
0 | 
| T12 | 
3410 | 
0 | 
0 | 
0 | 
| T13 | 
1099 | 
0 | 
0 | 
0 | 
| T16 | 
1763 | 
0 | 
0 | 
0 | 
| T24 | 
0 | 
22 | 
0 | 
0 | 
| T30 | 
469357 | 
138 | 
0 | 
0 | 
| T38 | 
0 | 
2 | 
0 | 
0 | 
| T40 | 
0 | 
2485 | 
0 | 
0 | 
| T44 | 
0 | 
159 | 
0 | 
0 | 
| T54 | 
144466 | 
0 | 
0 | 
0 | 
| T57 | 
0 | 
529 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T6,T7 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T31,T63,T78 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T6,T7 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T6,T44,T24 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T6,T7 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T6,T7 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T31,T63,T78 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T6,T44,T24 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T3,T6,T7 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T3,T6,T7 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
408132832 | 
688210 | 
0 | 
0 | 
| T3 | 
196480 | 
2400 | 
0 | 
0 | 
| T4 | 
1266 | 
0 | 
0 | 
0 | 
| T5 | 
172027 | 
0 | 
0 | 
0 | 
| T6 | 
419113 | 
717 | 
0 | 
0 | 
| T7 | 
130391 | 
3764 | 
0 | 
0 | 
| T8 | 
0 | 
3977 | 
0 | 
0 | 
| T12 | 
3410 | 
0 | 
0 | 
0 | 
| T13 | 
1099 | 
0 | 
0 | 
0 | 
| T16 | 
1763 | 
0 | 
0 | 
0 | 
| T24 | 
0 | 
22 | 
0 | 
0 | 
| T30 | 
469357 | 
137 | 
0 | 
0 | 
| T38 | 
0 | 
2 | 
0 | 
0 | 
| T40 | 
0 | 
2469 | 
0 | 
0 | 
| T44 | 
0 | 
158 | 
0 | 
0 | 
| T54 | 
144466 | 
0 | 
0 | 
0 | 
| T57 | 
0 | 
529 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
408132832 | 
688208 | 
0 | 
0 | 
| T3 | 
196480 | 
2400 | 
0 | 
0 | 
| T4 | 
1266 | 
0 | 
0 | 
0 | 
| T5 | 
172027 | 
0 | 
0 | 
0 | 
| T6 | 
419113 | 
717 | 
0 | 
0 | 
| T7 | 
130391 | 
3764 | 
0 | 
0 | 
| T8 | 
0 | 
3977 | 
0 | 
0 | 
| T12 | 
3410 | 
0 | 
0 | 
0 | 
| T13 | 
1099 | 
0 | 
0 | 
0 | 
| T16 | 
1763 | 
0 | 
0 | 
0 | 
| T24 | 
0 | 
22 | 
0 | 
0 | 
| T30 | 
469357 | 
137 | 
0 | 
0 | 
| T38 | 
0 | 
2 | 
0 | 
0 | 
| T40 | 
0 | 
2469 | 
0 | 
0 | 
| T44 | 
0 | 
158 | 
0 | 
0 | 
| T54 | 
144466 | 
0 | 
0 | 
0 | 
| T57 | 
0 | 
529 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T6,T7 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T31,T63,T78 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T6,T7 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T6,T44,T24 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T6,T7 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T6,T7 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T31,T63,T78 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T6,T44,T24 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T3,T6,T7 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T3,T6,T7 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
408132832 | 
687760 | 
0 | 
0 | 
| T3 | 
196480 | 
2364 | 
0 | 
0 | 
| T4 | 
1266 | 
0 | 
0 | 
0 | 
| T5 | 
172027 | 
0 | 
0 | 
0 | 
| T6 | 
419113 | 
717 | 
0 | 
0 | 
| T7 | 
130391 | 
3746 | 
0 | 
0 | 
| T8 | 
0 | 
3967 | 
0 | 
0 | 
| T12 | 
3410 | 
0 | 
0 | 
0 | 
| T13 | 
1099 | 
0 | 
0 | 
0 | 
| T16 | 
1763 | 
0 | 
0 | 
0 | 
| T24 | 
0 | 
20 | 
0 | 
0 | 
| T30 | 
469357 | 
137 | 
0 | 
0 | 
| T38 | 
0 | 
2 | 
0 | 
0 | 
| T40 | 
0 | 
2406 | 
0 | 
0 | 
| T44 | 
0 | 
158 | 
0 | 
0 | 
| T54 | 
144466 | 
0 | 
0 | 
0 | 
| T57 | 
0 | 
529 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
408132832 | 
687757 | 
0 | 
0 | 
| T3 | 
196480 | 
2364 | 
0 | 
0 | 
| T4 | 
1266 | 
0 | 
0 | 
0 | 
| T5 | 
172027 | 
0 | 
0 | 
0 | 
| T6 | 
419113 | 
717 | 
0 | 
0 | 
| T7 | 
130391 | 
3746 | 
0 | 
0 | 
| T8 | 
0 | 
3967 | 
0 | 
0 | 
| T12 | 
3410 | 
0 | 
0 | 
0 | 
| T13 | 
1099 | 
0 | 
0 | 
0 | 
| T16 | 
1763 | 
0 | 
0 | 
0 | 
| T24 | 
0 | 
20 | 
0 | 
0 | 
| T30 | 
469357 | 
137 | 
0 | 
0 | 
| T38 | 
0 | 
2 | 
0 | 
0 | 
| T40 | 
0 | 
2406 | 
0 | 
0 | 
| T44 | 
0 | 
158 | 
0 | 
0 | 
| T54 | 
144466 | 
0 | 
0 | 
0 | 
| T57 | 
0 | 
529 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T6,T7 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T31,T63,T78 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T6,T7 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T6,T44,T24 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T6,T7 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T6,T7 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T31,T63,T78 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T6,T44,T24 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T3,T6,T7 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T3,T6,T7 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
408132832 | 
687644 | 
0 | 
0 | 
| T3 | 
196480 | 
2370 | 
0 | 
0 | 
| T4 | 
1266 | 
0 | 
0 | 
0 | 
| T5 | 
172027 | 
0 | 
0 | 
0 | 
| T6 | 
419113 | 
717 | 
0 | 
0 | 
| T7 | 
130391 | 
3755 | 
0 | 
0 | 
| T8 | 
0 | 
3975 | 
0 | 
0 | 
| T12 | 
3410 | 
0 | 
0 | 
0 | 
| T13 | 
1099 | 
0 | 
0 | 
0 | 
| T16 | 
1763 | 
0 | 
0 | 
0 | 
| T24 | 
0 | 
21 | 
0 | 
0 | 
| T30 | 
469357 | 
137 | 
0 | 
0 | 
| T38 | 
0 | 
2 | 
0 | 
0 | 
| T40 | 
0 | 
2448 | 
0 | 
0 | 
| T44 | 
0 | 
143 | 
0 | 
0 | 
| T54 | 
144466 | 
0 | 
0 | 
0 | 
| T57 | 
0 | 
529 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
408132832 | 
687640 | 
0 | 
0 | 
| T3 | 
196480 | 
2370 | 
0 | 
0 | 
| T4 | 
1266 | 
0 | 
0 | 
0 | 
| T5 | 
172027 | 
0 | 
0 | 
0 | 
| T6 | 
419113 | 
717 | 
0 | 
0 | 
| T7 | 
130391 | 
3755 | 
0 | 
0 | 
| T8 | 
0 | 
3975 | 
0 | 
0 | 
| T12 | 
3410 | 
0 | 
0 | 
0 | 
| T13 | 
1099 | 
0 | 
0 | 
0 | 
| T16 | 
1763 | 
0 | 
0 | 
0 | 
| T24 | 
0 | 
21 | 
0 | 
0 | 
| T30 | 
469357 | 
137 | 
0 | 
0 | 
| T38 | 
0 | 
2 | 
0 | 
0 | 
| T40 | 
0 | 
2448 | 
0 | 
0 | 
| T44 | 
0 | 
143 | 
0 | 
0 | 
| T54 | 
144466 | 
0 | 
0 | 
0 | 
| T57 | 
0 | 
529 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T7,T30 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T31,T63,T78 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T7,T30 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T44,T19,T63 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T7,T30 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T7,T30 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T31,T63,T78 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T44,T19,T63 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T3,T7,T30 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T3,T7,T30 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
408132832 | 
596104 | 
0 | 
0 | 
| T3 | 
196480 | 
2109 | 
0 | 
0 | 
| T4 | 
1266 | 
0 | 
0 | 
0 | 
| T5 | 
172027 | 
0 | 
0 | 
0 | 
| T6 | 
419113 | 
0 | 
0 | 
0 | 
| T7 | 
130391 | 
4276 | 
0 | 
0 | 
| T8 | 
0 | 
3509 | 
0 | 
0 | 
| T12 | 
3410 | 
0 | 
0 | 
0 | 
| T13 | 
1099 | 
0 | 
0 | 
0 | 
| T16 | 
1763 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
27 | 
0 | 
0 | 
| T20 | 
0 | 
58 | 
0 | 
0 | 
| T24 | 
0 | 
4 | 
0 | 
0 | 
| T30 | 
469357 | 
139 | 
0 | 
0 | 
| T38 | 
0 | 
1 | 
0 | 
0 | 
| T40 | 
0 | 
2172 | 
0 | 
0 | 
| T44 | 
0 | 
156 | 
0 | 
0 | 
| T54 | 
144466 | 
0 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
408132832 | 
596103 | 
0 | 
0 | 
| T3 | 
196480 | 
2109 | 
0 | 
0 | 
| T4 | 
1266 | 
0 | 
0 | 
0 | 
| T5 | 
172027 | 
0 | 
0 | 
0 | 
| T6 | 
419113 | 
0 | 
0 | 
0 | 
| T7 | 
130391 | 
4276 | 
0 | 
0 | 
| T8 | 
0 | 
3509 | 
0 | 
0 | 
| T12 | 
3410 | 
0 | 
0 | 
0 | 
| T13 | 
1099 | 
0 | 
0 | 
0 | 
| T16 | 
1763 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
27 | 
0 | 
0 | 
| T20 | 
0 | 
58 | 
0 | 
0 | 
| T24 | 
0 | 
4 | 
0 | 
0 | 
| T30 | 
469357 | 
139 | 
0 | 
0 | 
| T38 | 
0 | 
1 | 
0 | 
0 | 
| T40 | 
0 | 
2172 | 
0 | 
0 | 
| T44 | 
0 | 
156 | 
0 | 
0 | 
| T54 | 
144466 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T7,T30 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T31,T63,T78 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T7,T30 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T44,T19,T63 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T7,T30 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T7,T30 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T31,T63,T78 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T44,T19,T63 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T3,T7,T30 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T3,T7,T30 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
408132832 | 
595910 | 
0 | 
0 | 
| T3 | 
196480 | 
2147 | 
0 | 
0 | 
| T4 | 
1266 | 
0 | 
0 | 
0 | 
| T5 | 
172027 | 
0 | 
0 | 
0 | 
| T6 | 
419113 | 
0 | 
0 | 
0 | 
| T7 | 
130391 | 
4282 | 
0 | 
0 | 
| T8 | 
0 | 
3515 | 
0 | 
0 | 
| T12 | 
3410 | 
0 | 
0 | 
0 | 
| T13 | 
1099 | 
0 | 
0 | 
0 | 
| T16 | 
1763 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
26 | 
0 | 
0 | 
| T20 | 
0 | 
58 | 
0 | 
0 | 
| T24 | 
0 | 
4 | 
0 | 
0 | 
| T30 | 
469357 | 
139 | 
0 | 
0 | 
| T38 | 
0 | 
1 | 
0 | 
0 | 
| T40 | 
0 | 
2198 | 
0 | 
0 | 
| T44 | 
0 | 
156 | 
0 | 
0 | 
| T54 | 
144466 | 
0 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
408132832 | 
595908 | 
0 | 
0 | 
| T3 | 
196480 | 
2147 | 
0 | 
0 | 
| T4 | 
1266 | 
0 | 
0 | 
0 | 
| T5 | 
172027 | 
0 | 
0 | 
0 | 
| T6 | 
419113 | 
0 | 
0 | 
0 | 
| T7 | 
130391 | 
4282 | 
0 | 
0 | 
| T8 | 
0 | 
3515 | 
0 | 
0 | 
| T12 | 
3410 | 
0 | 
0 | 
0 | 
| T13 | 
1099 | 
0 | 
0 | 
0 | 
| T16 | 
1763 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
26 | 
0 | 
0 | 
| T20 | 
0 | 
58 | 
0 | 
0 | 
| T24 | 
0 | 
4 | 
0 | 
0 | 
| T30 | 
469357 | 
139 | 
0 | 
0 | 
| T38 | 
0 | 
1 | 
0 | 
0 | 
| T40 | 
0 | 
2198 | 
0 | 
0 | 
| T44 | 
0 | 
156 | 
0 | 
0 | 
| T54 | 
144466 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T7,T30 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T31,T63,T78 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T7,T30 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T44,T19,T63 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T7,T30 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T7,T30 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T31,T63,T78 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T44,T19,T63 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T3,T7,T30 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T3,T7,T30 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
408132832 | 
595825 | 
0 | 
0 | 
| T3 | 
196480 | 
2172 | 
0 | 
0 | 
| T4 | 
1266 | 
0 | 
0 | 
0 | 
| T5 | 
172027 | 
0 | 
0 | 
0 | 
| T6 | 
419113 | 
0 | 
0 | 
0 | 
| T7 | 
130391 | 
4283 | 
0 | 
0 | 
| T8 | 
0 | 
3514 | 
0 | 
0 | 
| T12 | 
3410 | 
0 | 
0 | 
0 | 
| T13 | 
1099 | 
0 | 
0 | 
0 | 
| T16 | 
1763 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
26 | 
0 | 
0 | 
| T20 | 
0 | 
58 | 
0 | 
0 | 
| T24 | 
0 | 
4 | 
0 | 
0 | 
| T30 | 
469357 | 
139 | 
0 | 
0 | 
| T38 | 
0 | 
1 | 
0 | 
0 | 
| T40 | 
0 | 
2175 | 
0 | 
0 | 
| T44 | 
0 | 
156 | 
0 | 
0 | 
| T54 | 
144466 | 
0 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
408132832 | 
595824 | 
0 | 
0 | 
| T3 | 
196480 | 
2172 | 
0 | 
0 | 
| T4 | 
1266 | 
0 | 
0 | 
0 | 
| T5 | 
172027 | 
0 | 
0 | 
0 | 
| T6 | 
419113 | 
0 | 
0 | 
0 | 
| T7 | 
130391 | 
4283 | 
0 | 
0 | 
| T8 | 
0 | 
3514 | 
0 | 
0 | 
| T12 | 
3410 | 
0 | 
0 | 
0 | 
| T13 | 
1099 | 
0 | 
0 | 
0 | 
| T16 | 
1763 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
26 | 
0 | 
0 | 
| T20 | 
0 | 
58 | 
0 | 
0 | 
| T24 | 
0 | 
4 | 
0 | 
0 | 
| T30 | 
469357 | 
139 | 
0 | 
0 | 
| T38 | 
0 | 
1 | 
0 | 
0 | 
| T40 | 
0 | 
2175 | 
0 | 
0 | 
| T44 | 
0 | 
156 | 
0 | 
0 | 
| T54 | 
144466 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T7,T30 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T31,T63,T78 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T7,T30 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T44,T19,T63 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T7,T30 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T7,T30 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T31,T63,T78 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T44,T19,T63 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T3,T7,T30 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T3,T7,T30 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
408132832 | 
595576 | 
0 | 
0 | 
| T3 | 
196480 | 
2196 | 
0 | 
0 | 
| T4 | 
1266 | 
0 | 
0 | 
0 | 
| T5 | 
172027 | 
0 | 
0 | 
0 | 
| T6 | 
419113 | 
0 | 
0 | 
0 | 
| T7 | 
130391 | 
4277 | 
0 | 
0 | 
| T8 | 
0 | 
3508 | 
0 | 
0 | 
| T12 | 
3410 | 
0 | 
0 | 
0 | 
| T13 | 
1099 | 
0 | 
0 | 
0 | 
| T16 | 
1763 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
25 | 
0 | 
0 | 
| T20 | 
0 | 
58 | 
0 | 
0 | 
| T24 | 
0 | 
4 | 
0 | 
0 | 
| T30 | 
469357 | 
138 | 
0 | 
0 | 
| T31 | 
0 | 
64 | 
0 | 
0 | 
| T40 | 
0 | 
2147 | 
0 | 
0 | 
| T44 | 
0 | 
140 | 
0 | 
0 | 
| T54 | 
144466 | 
0 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
408132832 | 
595574 | 
0 | 
0 | 
| T3 | 
196480 | 
2196 | 
0 | 
0 | 
| T4 | 
1266 | 
0 | 
0 | 
0 | 
| T5 | 
172027 | 
0 | 
0 | 
0 | 
| T6 | 
419113 | 
0 | 
0 | 
0 | 
| T7 | 
130391 | 
4277 | 
0 | 
0 | 
| T8 | 
0 | 
3508 | 
0 | 
0 | 
| T12 | 
3410 | 
0 | 
0 | 
0 | 
| T13 | 
1099 | 
0 | 
0 | 
0 | 
| T16 | 
1763 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
25 | 
0 | 
0 | 
| T20 | 
0 | 
58 | 
0 | 
0 | 
| T24 | 
0 | 
4 | 
0 | 
0 | 
| T30 | 
469357 | 
138 | 
0 | 
0 | 
| T31 | 
0 | 
64 | 
0 | 
0 | 
| T40 | 
0 | 
2147 | 
0 | 
0 | 
| T44 | 
0 | 
140 | 
0 | 
0 | 
| T54 | 
144466 | 
0 | 
0 | 
0 |