Line Coverage for Module : 
flash_phy_rd_buf_dep
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 48 | 7 | 7 | 100.00 | 
| CONT_ASSIGN | 61 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 62 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 66 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 71 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
| ALWAYS | 76 | 6 | 6 | 100.00 | 
| ALWAYS | 90 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
| ALWAYS | 116 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 61 | 
1 | 
1 | 
| 62 | 
1 | 
1 | 
| 65 | 
1 | 
1 | 
| 66 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 76 | 
1 | 
1 | 
| 77 | 
1 | 
1 | 
| 79 | 
1 | 
1 | 
| 80 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 82 | 
1 | 
1 | 
| 83 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 90 | 
1 | 
1 | 
| 91 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
| 116 | 
 | 
unreachable | 
| 117 | 
 | 
unreachable | 
| 118 | 
 | 
unreachable | 
Cond Coverage for Module : 
flash_phy_rd_buf_dep
 | Total | Covered | Percent | 
| Conditions | 22 | 19 | 86.36 | 
| Logical | 22 | 19 | 86.36 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       65
 EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
             --1-   ----2----   -----------------------3----------------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       66
 EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
             --1-   ----2----   ----------3---------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       71
 EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
             ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T2,T3,T4 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       71
 SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
                ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       71
 SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
                 ----1---    ------2------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T3,T11,T22 | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       72
 EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
             ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T2,T3,T4 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       72
 SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
                ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       72
 SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
                 ------1------    ----2---
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T11,T22 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T2,T3,T4 | 
Branch Coverage for Module : 
flash_phy_rd_buf_dep
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
13 | 
13 | 
100.00 | 
| TERNARY | 
71 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
72 | 
2 | 
2 | 
100.00 | 
| IF | 
51 | 
2 | 
2 | 
100.00 | 
| IF | 
54 | 
2 | 
2 | 
100.00 | 
| IF | 
76 | 
5 | 
5 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	71	((incr_buf_sel == decr_buf_sel)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T2,T3,T4 | 
	LineNo.	Expression
-1-:	72	((incr_buf_sel == decr_buf_sel)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T2,T3,T4 | 
	LineNo.	Expression
-1-:	51	if (wr_buf_i[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T3,T4 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	54	if (rd_buf_i[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T3,T4 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	76	if ((!rst_ni))
-2-:	79	if (fin_cnt_incr)
-3-:	82	if (fin_cnt_decr)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T2,T3,T4 | 
| 0 | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
- | 
1 | 
Covered | 
T2,T3,T4 | 
| 0 | 
- | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
flash_phy_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
755496772 | 
6687131 | 
0 | 
0 | 
| T2 | 
145890 | 
175 | 
0 | 
0 | 
| T3 | 
29890 | 
1161 | 
0 | 
0 | 
| T4 | 
3480 | 
79 | 
0 | 
0 | 
| T5 | 
960 | 
0 | 
0 | 
0 | 
| T6 | 
221888 | 
32350 | 
0 | 
0 | 
| T7 | 
240072 | 
42381 | 
0 | 
0 | 
| T11 | 
0 | 
6 | 
0 | 
0 | 
| T18 | 
2090 | 
0 | 
0 | 
0 | 
| T19 | 
423252 | 
18698 | 
0 | 
0 | 
| T20 | 
3102 | 
0 | 
0 | 
0 | 
| T21 | 
0 | 
19 | 
0 | 
0 | 
| T22 | 
0 | 
178 | 
0 | 
0 | 
| T39 | 
4104 | 
11 | 
0 | 
0 | 
| T42 | 
0 | 
3376 | 
0 | 
0 | 
| T51 | 
0 | 
9067 | 
0 | 
0 | 
| T54 | 
0 | 
144 | 
0 | 
0 | 
BufferDepRsp_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
755496772 | 
753894724 | 
0 | 
0 | 
| T1 | 
66762 | 
66622 | 
0 | 
0 | 
| T2 | 
145890 | 
145770 | 
0 | 
0 | 
| T3 | 
29890 | 
29780 | 
0 | 
0 | 
| T4 | 
3480 | 
3092 | 
0 | 
0 | 
| T5 | 
960 | 
790 | 
0 | 
0 | 
| T6 | 
221888 | 
221592 | 
0 | 
0 | 
| T7 | 
240072 | 
240038 | 
0 | 
0 | 
| T18 | 
2090 | 
1958 | 
0 | 
0 | 
| T19 | 
423252 | 
423110 | 
0 | 
0 | 
| T20 | 
3102 | 
2980 | 
0 | 
0 | 
BufferIncrOverFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
755496772 | 
6687143 | 
0 | 
0 | 
| T2 | 
145890 | 
175 | 
0 | 
0 | 
| T3 | 
29890 | 
1161 | 
0 | 
0 | 
| T4 | 
3480 | 
79 | 
0 | 
0 | 
| T5 | 
960 | 
0 | 
0 | 
0 | 
| T6 | 
221888 | 
32350 | 
0 | 
0 | 
| T7 | 
240072 | 
42381 | 
0 | 
0 | 
| T11 | 
0 | 
6 | 
0 | 
0 | 
| T18 | 
2090 | 
0 | 
0 | 
0 | 
| T19 | 
423252 | 
18698 | 
0 | 
0 | 
| T20 | 
3102 | 
0 | 
0 | 
0 | 
| T21 | 
0 | 
19 | 
0 | 
0 | 
| T22 | 
0 | 
178 | 
0 | 
0 | 
| T39 | 
4104 | 
11 | 
0 | 
0 | 
| T42 | 
0 | 
3376 | 
0 | 
0 | 
| T51 | 
0 | 
9067 | 
0 | 
0 | 
| T54 | 
0 | 
144 | 
0 | 
0 | 
DepBufferRspOrder_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
755496773 | 
16663928 | 
0 | 
0 | 
| T1 | 
33381 | 
32 | 
0 | 
0 | 
| T2 | 
145890 | 
207 | 
0 | 
0 | 
| T3 | 
29890 | 
1193 | 
0 | 
0 | 
| T4 | 
3480 | 
143 | 
0 | 
0 | 
| T5 | 
960 | 
32 | 
0 | 
0 | 
| T6 | 
221888 | 
32402 | 
0 | 
0 | 
| T7 | 
240072 | 
42418 | 
0 | 
0 | 
| T18 | 
2090 | 
32 | 
0 | 
0 | 
| T19 | 
423252 | 
18730 | 
0 | 
0 | 
| T20 | 
3102 | 
32 | 
0 | 
0 | 
| T21 | 
0 | 
6 | 
0 | 
0 | 
| T22 | 
0 | 
178 | 
0 | 
0 | 
| T39 | 
2052 | 
0 | 
0 | 
0 | 
| T51 | 
0 | 
9067 | 
0 | 
0 | 
| T54 | 
0 | 
144 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 48 | 7 | 7 | 100.00 | 
| CONT_ASSIGN | 61 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 62 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 66 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 71 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
| ALWAYS | 76 | 6 | 6 | 100.00 | 
| ALWAYS | 90 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
| ALWAYS | 116 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 61 | 
1 | 
1 | 
| 62 | 
1 | 
1 | 
| 65 | 
1 | 
1 | 
| 66 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 76 | 
1 | 
1 | 
| 77 | 
1 | 
1 | 
| 79 | 
1 | 
1 | 
| 80 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 82 | 
1 | 
1 | 
| 83 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 90 | 
1 | 
1 | 
| 91 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
| 116 | 
 | 
unreachable | 
| 117 | 
 | 
unreachable | 
| 118 | 
 | 
unreachable | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
 | Total | Covered | Percent | 
| Conditions | 22 | 19 | 86.36 | 
| Logical | 22 | 19 | 86.36 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       65
 EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
             --1-   ----2----   -----------------------3----------------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       66
 EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
             --1-   ----2----   ----------3---------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       71
 EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
             ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T2,T3,T4 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       71
 SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
                ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       71
 SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
                 ----1---    ------2------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T3,T11,T102 | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       72
 EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
             ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T2,T3,T4 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       72
 SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
                ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       72
 SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
                 ------1------    ----2---
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T11,T102 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T2,T3,T4 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
13 | 
13 | 
100.00 | 
| TERNARY | 
71 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
72 | 
2 | 
2 | 
100.00 | 
| IF | 
51 | 
2 | 
2 | 
100.00 | 
| IF | 
54 | 
2 | 
2 | 
100.00 | 
| IF | 
76 | 
5 | 
5 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	71	((incr_buf_sel == decr_buf_sel)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T2,T3,T4 | 
	LineNo.	Expression
-1-:	72	((incr_buf_sel == decr_buf_sel)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T2,T3,T4 | 
	LineNo.	Expression
-1-:	51	if (wr_buf_i[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T3,T4 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	54	if (rd_buf_i[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T3,T4 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	76	if ((!rst_ni))
-2-:	79	if (fin_cnt_incr)
-3-:	82	if (fin_cnt_decr)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T2,T3,T4 | 
| 0 | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
- | 
1 | 
Covered | 
T2,T3,T4 | 
| 0 | 
- | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
377748386 | 
3399624 | 
0 | 
0 | 
| T2 | 
72945 | 
85 | 
0 | 
0 | 
| T3 | 
14945 | 
542 | 
0 | 
0 | 
| T4 | 
1740 | 
56 | 
0 | 
0 | 
| T5 | 
480 | 
0 | 
0 | 
0 | 
| T6 | 
110944 | 
16772 | 
0 | 
0 | 
| T7 | 
120036 | 
23240 | 
0 | 
0 | 
| T11 | 
0 | 
6 | 
0 | 
0 | 
| T18 | 
1045 | 
0 | 
0 | 
0 | 
| T19 | 
211626 | 
9927 | 
0 | 
0 | 
| T20 | 
1551 | 
0 | 
0 | 
0 | 
| T21 | 
0 | 
13 | 
0 | 
0 | 
| T39 | 
2052 | 
11 | 
0 | 
0 | 
| T42 | 
0 | 
3376 | 
0 | 
0 | 
BufferDepRsp_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
377748386 | 
376947362 | 
0 | 
0 | 
| T1 | 
33381 | 
33311 | 
0 | 
0 | 
| T2 | 
72945 | 
72885 | 
0 | 
0 | 
| T3 | 
14945 | 
14890 | 
0 | 
0 | 
| T4 | 
1740 | 
1546 | 
0 | 
0 | 
| T5 | 
480 | 
395 | 
0 | 
0 | 
| T6 | 
110944 | 
110796 | 
0 | 
0 | 
| T7 | 
120036 | 
120019 | 
0 | 
0 | 
| T18 | 
1045 | 
979 | 
0 | 
0 | 
| T19 | 
211626 | 
211555 | 
0 | 
0 | 
| T20 | 
1551 | 
1490 | 
0 | 
0 | 
BufferIncrOverFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
377748386 | 
3399631 | 
0 | 
0 | 
| T2 | 
72945 | 
85 | 
0 | 
0 | 
| T3 | 
14945 | 
542 | 
0 | 
0 | 
| T4 | 
1740 | 
56 | 
0 | 
0 | 
| T5 | 
480 | 
0 | 
0 | 
0 | 
| T6 | 
110944 | 
16772 | 
0 | 
0 | 
| T7 | 
120036 | 
23240 | 
0 | 
0 | 
| T11 | 
0 | 
6 | 
0 | 
0 | 
| T18 | 
1045 | 
0 | 
0 | 
0 | 
| T19 | 
211626 | 
9927 | 
0 | 
0 | 
| T20 | 
1551 | 
0 | 
0 | 
0 | 
| T21 | 
0 | 
13 | 
0 | 
0 | 
| T39 | 
2052 | 
11 | 
0 | 
0 | 
| T42 | 
0 | 
3376 | 
0 | 
0 | 
DepBufferRspOrder_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
377748387 | 
8807935 | 
0 | 
0 | 
| T1 | 
33381 | 
32 | 
0 | 
0 | 
| T2 | 
72945 | 
117 | 
0 | 
0 | 
| T3 | 
14945 | 
574 | 
0 | 
0 | 
| T4 | 
1740 | 
120 | 
0 | 
0 | 
| T5 | 
480 | 
32 | 
0 | 
0 | 
| T6 | 
110944 | 
16824 | 
0 | 
0 | 
| T7 | 
120036 | 
23277 | 
0 | 
0 | 
| T18 | 
1045 | 
32 | 
0 | 
0 | 
| T19 | 
211626 | 
9959 | 
0 | 
0 | 
| T20 | 
1551 | 
32 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 48 | 7 | 7 | 100.00 | 
| CONT_ASSIGN | 61 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 62 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 66 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 71 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
| ALWAYS | 76 | 6 | 6 | 100.00 | 
| ALWAYS | 90 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
| ALWAYS | 116 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 61 | 
1 | 
1 | 
| 62 | 
1 | 
1 | 
| 65 | 
1 | 
1 | 
| 66 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 76 | 
1 | 
1 | 
| 77 | 
1 | 
1 | 
| 79 | 
1 | 
1 | 
| 80 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 82 | 
1 | 
1 | 
| 83 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 90 | 
1 | 
1 | 
| 91 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
| 116 | 
 | 
unreachable | 
| 117 | 
 | 
unreachable | 
| 118 | 
 | 
unreachable | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
 | Total | Covered | Percent | 
| Conditions | 22 | 19 | 86.36 | 
| Logical | 22 | 19 | 86.36 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       65
 EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
             --1-   ----2----   -----------------------3----------------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T57,T58,T111 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       66
 EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
             --1-   ----2----   ----------3---------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       71
 EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
             ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T2,T3,T4 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       71
 SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
                ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       71
 SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
                 ----1---    ------2------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T3,T22,T63 | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       72
 EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
             ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T2,T3,T4 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       72
 SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
                ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       72
 SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
                 ------1------    ----2---
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T22,T63 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T2,T3,T4 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
13 | 
13 | 
100.00 | 
| TERNARY | 
71 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
72 | 
2 | 
2 | 
100.00 | 
| IF | 
51 | 
2 | 
2 | 
100.00 | 
| IF | 
54 | 
2 | 
2 | 
100.00 | 
| IF | 
76 | 
5 | 
5 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	71	((incr_buf_sel == decr_buf_sel)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T2,T3,T4 | 
	LineNo.	Expression
-1-:	72	((incr_buf_sel == decr_buf_sel)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T2,T3,T4 | 
	LineNo.	Expression
-1-:	51	if (wr_buf_i[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T3,T4 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	54	if (rd_buf_i[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T3,T4 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	76	if ((!rst_ni))
-2-:	79	if (fin_cnt_incr)
-3-:	82	if (fin_cnt_decr)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T2,T3,T4 | 
| 0 | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
- | 
1 | 
Covered | 
T2,T3,T4 | 
| 0 | 
- | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
377748386 | 
3287507 | 
0 | 
0 | 
| T2 | 
72945 | 
90 | 
0 | 
0 | 
| T3 | 
14945 | 
619 | 
0 | 
0 | 
| T4 | 
1740 | 
23 | 
0 | 
0 | 
| T5 | 
480 | 
0 | 
0 | 
0 | 
| T6 | 
110944 | 
15578 | 
0 | 
0 | 
| T7 | 
120036 | 
19141 | 
0 | 
0 | 
| T18 | 
1045 | 
0 | 
0 | 
0 | 
| T19 | 
211626 | 
8771 | 
0 | 
0 | 
| T20 | 
1551 | 
0 | 
0 | 
0 | 
| T21 | 
0 | 
6 | 
0 | 
0 | 
| T22 | 
0 | 
178 | 
0 | 
0 | 
| T39 | 
2052 | 
0 | 
0 | 
0 | 
| T51 | 
0 | 
9067 | 
0 | 
0 | 
| T54 | 
0 | 
144 | 
0 | 
0 | 
BufferDepRsp_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
377748386 | 
376947362 | 
0 | 
0 | 
| T1 | 
33381 | 
33311 | 
0 | 
0 | 
| T2 | 
72945 | 
72885 | 
0 | 
0 | 
| T3 | 
14945 | 
14890 | 
0 | 
0 | 
| T4 | 
1740 | 
1546 | 
0 | 
0 | 
| T5 | 
480 | 
395 | 
0 | 
0 | 
| T6 | 
110944 | 
110796 | 
0 | 
0 | 
| T7 | 
120036 | 
120019 | 
0 | 
0 | 
| T18 | 
1045 | 
979 | 
0 | 
0 | 
| T19 | 
211626 | 
211555 | 
0 | 
0 | 
| T20 | 
1551 | 
1490 | 
0 | 
0 | 
BufferIncrOverFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
377748386 | 
3287512 | 
0 | 
0 | 
| T2 | 
72945 | 
90 | 
0 | 
0 | 
| T3 | 
14945 | 
619 | 
0 | 
0 | 
| T4 | 
1740 | 
23 | 
0 | 
0 | 
| T5 | 
480 | 
0 | 
0 | 
0 | 
| T6 | 
110944 | 
15578 | 
0 | 
0 | 
| T7 | 
120036 | 
19141 | 
0 | 
0 | 
| T18 | 
1045 | 
0 | 
0 | 
0 | 
| T19 | 
211626 | 
8771 | 
0 | 
0 | 
| T20 | 
1551 | 
0 | 
0 | 
0 | 
| T21 | 
0 | 
6 | 
0 | 
0 | 
| T22 | 
0 | 
178 | 
0 | 
0 | 
| T39 | 
2052 | 
0 | 
0 | 
0 | 
| T51 | 
0 | 
9067 | 
0 | 
0 | 
| T54 | 
0 | 
144 | 
0 | 
0 | 
DepBufferRspOrder_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
377748386 | 
7855993 | 
0 | 
0 | 
| T2 | 
72945 | 
90 | 
0 | 
0 | 
| T3 | 
14945 | 
619 | 
0 | 
0 | 
| T4 | 
1740 | 
23 | 
0 | 
0 | 
| T5 | 
480 | 
0 | 
0 | 
0 | 
| T6 | 
110944 | 
15578 | 
0 | 
0 | 
| T7 | 
120036 | 
19141 | 
0 | 
0 | 
| T18 | 
1045 | 
0 | 
0 | 
0 | 
| T19 | 
211626 | 
8771 | 
0 | 
0 | 
| T20 | 
1551 | 
0 | 
0 | 
0 | 
| T21 | 
0 | 
6 | 
0 | 
0 | 
| T22 | 
0 | 
178 | 
0 | 
0 | 
| T39 | 
2052 | 
0 | 
0 | 
0 | 
| T51 | 
0 | 
9067 | 
0 | 
0 | 
| T54 | 
0 | 
144 | 
0 | 
0 |