| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 95.00 | 95.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 95.00 | 95.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_data_intg_chk | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_tlul_data_integ_dec | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_data_intg_chk | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_tlul_data_integ_dec | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_tlul_data_integ_dec | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_data_intg_chk | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 | 
| Total Bits | 160 | 160 | 100.00 | 
| Total Bits 0->1 | 80 | 80 | 100.00 | 
| Total Bits 1->0 | 80 | 80 | 100.00 | 
| Ports | 4 | 4 | 100.00 | 
| Port Bits | 160 | 160 | 100.00 | 
| Port Bits 0->1 | 80 | 80 | 100.00 | 
| Port Bits 1->0 | 80 | 80 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| data_i[38:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| data_o[31:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | 
| syndrome_o[6:0] | Yes | Yes | T3,T15,T10 | Yes | T3,T15,T10 | OUTPUT | 
| err_o[1:0] | Yes | Yes | T1,T15,T10 | Yes | T3,T15,T10 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 2 | 50.00 | 
| Total Bits | 160 | 152 | 95.00 | 
| Total Bits 0->1 | 80 | 76 | 95.00 | 
| Total Bits 1->0 | 80 | 76 | 95.00 | 
| Ports | 4 | 2 | 50.00 | 
| Port Bits | 160 | 152 | 95.00 | 
| Port Bits 0->1 | 80 | 76 | 95.00 | 
| Port Bits 1->0 | 80 | 76 | 95.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| data_i[38:0] | Yes | Yes | T2,T9,T10 | Yes | T2,T9,T10 | INPUT | 
| data_o[31:0] | Yes | Yes | T2,T9,T10 | Yes | T2,T9,T10 | OUTPUT | 
| syndrome_o[0] | No | No | No | OUTPUT | ||
| syndrome_o[1] | Yes | Yes | *T2,*T9,*T10 | Yes | T2,T9,T10 | OUTPUT | 
| syndrome_o[2] | No | No | No | OUTPUT | ||
| syndrome_o[3] | Yes | Yes | *T2,*T9,*T10 | Yes | T2,T9,T10 | OUTPUT | 
| syndrome_o[4] | No | No | No | OUTPUT | ||
| syndrome_o[6:5] | Yes | Yes | T2,T9,T10 | Yes | T2,T9,T10 | OUTPUT | 
| err_o[0] | Yes | Yes | *T2,*T9,*T10 | Yes | T2,T9,T10 | OUTPUT | 
| err_o[1] | No | No | No | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 | 
| Total Bits | 160 | 160 | 100.00 | 
| Total Bits 0->1 | 80 | 80 | 100.00 | 
| Total Bits 1->0 | 80 | 80 | 100.00 | 
| Ports | 4 | 4 | 100.00 | 
| Port Bits | 160 | 160 | 100.00 | 
| Port Bits 0->1 | 80 | 80 | 100.00 | 
| Port Bits 1->0 | 80 | 80 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| data_i[38:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| data_o[31:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | 
| syndrome_o[6:0] | Yes | Yes | T15,T10,T11 | Yes | T15,T10,T11 | OUTPUT | 
| err_o[1:0] | Yes | Yes | T15,T10,T11 | Yes | T15,T10,T11 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 | 
| Total Bits | 160 | 160 | 100.00 | 
| Total Bits 0->1 | 80 | 80 | 100.00 | 
| Total Bits 1->0 | 80 | 80 | 100.00 | 
| Ports | 4 | 4 | 100.00 | 
| Port Bits | 160 | 160 | 100.00 | 
| Port Bits 0->1 | 80 | 80 | 100.00 | 
| Port Bits 1->0 | 80 | 80 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| data_i[38:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| data_o[31:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | 
| syndrome_o[6:0] | Yes | Yes | T182,T290,T291 | Yes | T182,T290,T291 | OUTPUT | 
| err_o[1:0] | Yes | Yes | T182,T166,T292 | Yes | T182,T166,T292 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 | 
| Total Bits | 160 | 160 | 100.00 | 
| Total Bits 0->1 | 80 | 80 | 100.00 | 
| Total Bits 1->0 | 80 | 80 | 100.00 | 
| Ports | 4 | 4 | 100.00 | 
| Port Bits | 160 | 160 | 100.00 | 
| Port Bits 0->1 | 80 | 80 | 100.00 | 
| Port Bits 1->0 | 80 | 80 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| data_i[38:0] | Yes | Yes | T3,T4,T11 | Yes | T3,T15,T4 | INPUT | 
| data_o[31:0] | Yes | Yes | T3,T4,T11 | Yes | T3,T15,T4 | OUTPUT | 
| syndrome_o[6:0] | Yes | Yes | T3,T4,T26 | Yes | T3,T15,T4 | OUTPUT | 
| err_o[1:0] | Yes | Yes | T1,T3,T16 | Yes | T3,T4,T11 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 | 
| Total Bits | 160 | 160 | 100.00 | 
| Total Bits 0->1 | 80 | 80 | 100.00 | 
| Total Bits 1->0 | 80 | 80 | 100.00 | 
| Ports | 4 | 4 | 100.00 | 
| Port Bits | 160 | 160 | 100.00 | 
| Port Bits 0->1 | 80 | 80 | 100.00 | 
| Port Bits 1->0 | 80 | 80 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| data_i[38:0] | Yes | Yes | T3,T27,T55 | Yes | T16,T20,T27 | INPUT | 
| data_o[31:0] | Yes | Yes | T3,T27,T55 | Yes | T16,T20,T27 | OUTPUT | 
| syndrome_o[6:0] | Yes | Yes | T27,T55,T56 | Yes | T76,T27,T42 | OUTPUT | 
| err_o[1:0] | Yes | Yes | T27,T5,T64 | Yes | T16,T37,T27 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 | 
| Total Bits | 160 | 160 | 100.00 | 
| Total Bits 0->1 | 80 | 80 | 100.00 | 
| Total Bits 1->0 | 80 | 80 | 100.00 | 
| Ports | 4 | 4 | 100.00 | 
| Port Bits | 160 | 160 | 100.00 | 
| Port Bits 0->1 | 80 | 80 | 100.00 | 
| Port Bits 1->0 | 80 | 80 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| data_i[38:0] | Yes | Yes | T2,T9,T10 | Yes | T2,T9,T10 | INPUT | 
| data_o[31:0] | Yes | Yes | T2,T9,T10 | Yes | T2,T9,T10 | OUTPUT | 
| syndrome_o[6:0] | Yes | Yes | T31,T177,T206 | Yes | T31,T177,T206 | OUTPUT | 
| err_o[1:0] | Yes | Yes | T2,T9,T10 | Yes | T2,T9,T10 | OUTPUT | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |