Line Coverage for Module : 
prim_lc_sync ( parameter NumCopies=1,AsyncOn=1,ResetValueIsOn=0,LcResetValue=10 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
67                            always_ff @(posedge clk_i) begin
68         1/1                  lc_en_in_sva_q <= lc_en_i;
           Tests:       T1 T2 T3 
69                            end
70                          `ASSERT(OutputDelay_A,
71                                  rst_ni |-> ##3 lc_en_o == {NumCopies{$past(lc_en_in_sva_q, 2)}} ||
72                                                 ($past(lc_en_in_sva_q, 2) != $past(lc_en_in_sva_q, 1)))
73                      `endif
74                        end else begin : gen_no_flops
75                          //VCS coverage off
76                          // pragma coverage off
77                      
78                          // This unused companion logic helps remove lint errors
79                          // for modules where clock and reset are used for assertions only
80                          // or nothing at all.
81                          // This logic will be removed for sythesis since it is unloaded.
82                          lc_ctrl_pkg::lc_tx_t unused_logic;
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84                            if (!rst_ni) begin
85                               unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87                               unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93                          assign lc_en = lc_en_i;
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        1/1              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3 
Line Coverage for Module : 
prim_lc_sync ( parameter NumCopies=3,AsyncOn=1,ResetValueIsOn=0,LcResetValue=10 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
67                            always_ff @(posedge clk_i) begin
68         1/1                  lc_en_in_sva_q <= lc_en_i;
           Tests:       T1 T2 T3 
69                            end
70                          `ASSERT(OutputDelay_A,
71                                  rst_ni |-> ##3 lc_en_o == {NumCopies{$past(lc_en_in_sva_q, 2)}} ||
72                                                 ($past(lc_en_in_sva_q, 2) != $past(lc_en_in_sva_q, 1)))
73                      `endif
74                        end else begin : gen_no_flops
75                          //VCS coverage off
76                          // pragma coverage off
77                      
78                          // This unused companion logic helps remove lint errors
79                          // for modules where clock and reset are used for assertions only
80                          // or nothing at all.
81                          // This logic will be removed for sythesis since it is unloaded.
82                          lc_ctrl_pkg::lc_tx_t unused_logic;
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84                            if (!rst_ni) begin
85                               unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87                               unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93                          assign lc_en = lc_en_i;
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        3/3              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3  | T1 T2 T3  | T1 T2 T3 
Line Coverage for Module : 
prim_lc_sync ( parameter NumCopies=2,AsyncOn=0,ResetValueIsOn=0,LcResetValue=10 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| ALWAYS | 84 | 0 | 0 |  | 
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84         unreachable        if (!rst_ni) begin
85         unreachable           unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87         unreachable           unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93         1/1              assign lc_en = lc_en_i;
           Tests:       T1 T2 T3 
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        2/2              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3  | T1 T2 T3 
Line Coverage for Module : 
prim_lc_sync ( parameter NumCopies=5,AsyncOn=1,ResetValueIsOn=0,LcResetValue=10 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
67                            always_ff @(posedge clk_i) begin
68         1/1                  lc_en_in_sva_q <= lc_en_i;
           Tests:       T1 T2 T3 
69                            end
70                          `ASSERT(OutputDelay_A,
71                                  rst_ni |-> ##3 lc_en_o == {NumCopies{$past(lc_en_in_sva_q, 2)}} ||
72                                                 ($past(lc_en_in_sva_q, 2) != $past(lc_en_in_sva_q, 1)))
73                      `endif
74                        end else begin : gen_no_flops
75                          //VCS coverage off
76                          // pragma coverage off
77                      
78                          // This unused companion logic helps remove lint errors
79                          // for modules where clock and reset are used for assertions only
80                          // or nothing at all.
81                          // This logic will be removed for sythesis since it is unloaded.
82                          lc_ctrl_pkg::lc_tx_t unused_logic;
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84                            if (!rst_ni) begin
85                               unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87                               unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93                          assign lc_en = lc_en_i;
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        5/5              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3  | T1 T2 T3  | T1 T2 T3  | T1 T2 T3  | T1 T2 T3 
Assert Coverage for Module : 
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
10480 | 
10480 | 
0 | 
0 | 
| T1 | 
10 | 
10 | 
0 | 
0 | 
| T2 | 
10 | 
10 | 
0 | 
0 | 
| T3 | 
10 | 
10 | 
0 | 
0 | 
| T4 | 
10 | 
10 | 
0 | 
0 | 
| T9 | 
10 | 
10 | 
0 | 
0 | 
| T10 | 
10 | 
10 | 
0 | 
0 | 
| T15 | 
10 | 
10 | 
0 | 
0 | 
| T16 | 
10 | 
10 | 
0 | 
0 | 
| T17 | 
10 | 
10 | 
0 | 
0 | 
| T18 | 
10 | 
10 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
15770 | 
15140 | 
0 | 
0 | 
| T2 | 
19160 | 
18220 | 
0 | 
0 | 
| T3 | 
331000 | 
330390 | 
0 | 
0 | 
| T4 | 
42180 | 
35120 | 
0 | 
0 | 
| T9 | 
40350 | 
39760 | 
0 | 
0 | 
| T10 | 
62770 | 
62060 | 
0 | 
0 | 
| T15 | 
14550 | 
13810 | 
0 | 
0 | 
| T16 | 
20310 | 
19750 | 
0 | 
0 | 
| T17 | 
18690 | 
17750 | 
0 | 
0 | 
| T18 | 
1955190 | 
1954550 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
21810 | 
| T1 | 
12616 | 
12088 | 
0 | 
24 | 
| T2 | 
15328 | 
14552 | 
0 | 
24 | 
| T3 | 
264800 | 
264288 | 
0 | 
24 | 
| T4 | 
33744 | 
27880 | 
0 | 
24 | 
| T9 | 
32280 | 
31784 | 
0 | 
24 | 
| T10 | 
50216 | 
49624 | 
0 | 
24 | 
| T15 | 
11640 | 
11024 | 
0 | 
24 | 
| T16 | 
16248 | 
15776 | 
0 | 
24 | 
| T17 | 
14952 | 
14176 | 
0 | 
24 | 
| T18 | 
1564152 | 
1563616 | 
0 | 
24 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
711251588 | 
709528074 | 
0 | 
0 | 
| T1 | 
3154 | 
3028 | 
0 | 
0 | 
| T2 | 
3832 | 
3644 | 
0 | 
0 | 
| T3 | 
66200 | 
66078 | 
0 | 
0 | 
| T4 | 
8436 | 
7024 | 
0 | 
0 | 
| T9 | 
8070 | 
7952 | 
0 | 
0 | 
| T10 | 
12554 | 
12412 | 
0 | 
0 | 
| T15 | 
2910 | 
2762 | 
0 | 
0 | 
| T16 | 
4062 | 
3950 | 
0 | 
0 | 
| T17 | 
3738 | 
3550 | 
0 | 
0 | 
| T18 | 
391038 | 
390910 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.u_lc_creator_seed_sw_rw_en_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
67                            always_ff @(posedge clk_i) begin
68         1/1                  lc_en_in_sva_q <= lc_en_i;
           Tests:       T1 T2 T3 
69                            end
70                          `ASSERT(OutputDelay_A,
71                                  rst_ni |-> ##3 lc_en_o == {NumCopies{$past(lc_en_in_sva_q, 2)}} ||
72                                                 ($past(lc_en_in_sva_q, 2) != $past(lc_en_in_sva_q, 1)))
73                      `endif
74                        end else begin : gen_no_flops
75                          //VCS coverage off
76                          // pragma coverage off
77                      
78                          // This unused companion logic helps remove lint errors
79                          // for modules where clock and reset are used for assertions only
80                          // or nothing at all.
81                          // This logic will be removed for sythesis since it is unloaded.
82                          lc_ctrl_pkg::lc_tx_t unused_logic;
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84                            if (!rst_ni) begin
85                               unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87                               unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93                          assign lc_en = lc_en_i;
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        1/1              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3 
Assert Coverage for Instance : tb.dut.u_region_cfg.u_lc_creator_seed_sw_rw_en_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1048 | 
1048 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
355625830 | 
354764073 | 
0 | 
0 | 
| T1 | 
1577 | 
1514 | 
0 | 
0 | 
| T2 | 
1916 | 
1822 | 
0 | 
0 | 
| T3 | 
33100 | 
33039 | 
0 | 
0 | 
| T4 | 
4218 | 
3512 | 
0 | 
0 | 
| T9 | 
4035 | 
3976 | 
0 | 
0 | 
| T10 | 
6277 | 
6206 | 
0 | 
0 | 
| T15 | 
1455 | 
1381 | 
0 | 
0 | 
| T16 | 
2031 | 
1975 | 
0 | 
0 | 
| T17 | 
1869 | 
1775 | 
0 | 
0 | 
| T18 | 
195519 | 
195455 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
355625830 | 
354730161 | 
0 | 
2745 | 
| T1 | 
1577 | 
1511 | 
0 | 
3 | 
| T2 | 
1916 | 
1819 | 
0 | 
3 | 
| T3 | 
33100 | 
33036 | 
0 | 
3 | 
| T4 | 
4218 | 
3485 | 
0 | 
3 | 
| T9 | 
4035 | 
3973 | 
0 | 
3 | 
| T10 | 
6277 | 
6203 | 
0 | 
3 | 
| T15 | 
1455 | 
1378 | 
0 | 
3 | 
| T16 | 
2031 | 
1972 | 
0 | 
3 | 
| T17 | 
1869 | 
1772 | 
0 | 
3 | 
| T18 | 
195519 | 
195452 | 
0 | 
3 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.u_lc_owner_seed_sw_rw_en_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
67                            always_ff @(posedge clk_i) begin
68         1/1                  lc_en_in_sva_q <= lc_en_i;
           Tests:       T1 T2 T3 
69                            end
70                          `ASSERT(OutputDelay_A,
71                                  rst_ni |-> ##3 lc_en_o == {NumCopies{$past(lc_en_in_sva_q, 2)}} ||
72                                                 ($past(lc_en_in_sva_q, 2) != $past(lc_en_in_sva_q, 1)))
73                      `endif
74                        end else begin : gen_no_flops
75                          //VCS coverage off
76                          // pragma coverage off
77                      
78                          // This unused companion logic helps remove lint errors
79                          // for modules where clock and reset are used for assertions only
80                          // or nothing at all.
81                          // This logic will be removed for sythesis since it is unloaded.
82                          lc_ctrl_pkg::lc_tx_t unused_logic;
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84                            if (!rst_ni) begin
85                               unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87                               unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93                          assign lc_en = lc_en_i;
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        1/1              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3 
Assert Coverage for Instance : tb.dut.u_region_cfg.u_lc_owner_seed_sw_rw_en_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1048 | 
1048 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
355625830 | 
354764073 | 
0 | 
0 | 
| T1 | 
1577 | 
1514 | 
0 | 
0 | 
| T2 | 
1916 | 
1822 | 
0 | 
0 | 
| T3 | 
33100 | 
33039 | 
0 | 
0 | 
| T4 | 
4218 | 
3512 | 
0 | 
0 | 
| T9 | 
4035 | 
3976 | 
0 | 
0 | 
| T10 | 
6277 | 
6206 | 
0 | 
0 | 
| T15 | 
1455 | 
1381 | 
0 | 
0 | 
| T16 | 
2031 | 
1975 | 
0 | 
0 | 
| T17 | 
1869 | 
1775 | 
0 | 
0 | 
| T18 | 
195519 | 
195455 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
355625830 | 
354730161 | 
0 | 
2745 | 
| T1 | 
1577 | 
1511 | 
0 | 
3 | 
| T2 | 
1916 | 
1819 | 
0 | 
3 | 
| T3 | 
33100 | 
33036 | 
0 | 
3 | 
| T4 | 
4218 | 
3485 | 
0 | 
3 | 
| T9 | 
4035 | 
3973 | 
0 | 
3 | 
| T10 | 
6277 | 
6203 | 
0 | 
3 | 
| T15 | 
1455 | 
1378 | 
0 | 
3 | 
| T16 | 
2031 | 
1972 | 
0 | 
3 | 
| T17 | 
1869 | 
1772 | 
0 | 
3 | 
| T18 | 
195519 | 
195452 | 
0 | 
3 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.u_lc_iso_part_sw_rd_en_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
67                            always_ff @(posedge clk_i) begin
68         1/1                  lc_en_in_sva_q <= lc_en_i;
           Tests:       T1 T2 T3 
69                            end
70                          `ASSERT(OutputDelay_A,
71                                  rst_ni |-> ##3 lc_en_o == {NumCopies{$past(lc_en_in_sva_q, 2)}} ||
72                                                 ($past(lc_en_in_sva_q, 2) != $past(lc_en_in_sva_q, 1)))
73                      `endif
74                        end else begin : gen_no_flops
75                          //VCS coverage off
76                          // pragma coverage off
77                      
78                          // This unused companion logic helps remove lint errors
79                          // for modules where clock and reset are used for assertions only
80                          // or nothing at all.
81                          // This logic will be removed for sythesis since it is unloaded.
82                          lc_ctrl_pkg::lc_tx_t unused_logic;
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84                            if (!rst_ni) begin
85                               unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87                               unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93                          assign lc_en = lc_en_i;
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        1/1              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3 
Assert Coverage for Instance : tb.dut.u_region_cfg.u_lc_iso_part_sw_rd_en_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1048 | 
1048 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
355625830 | 
354764073 | 
0 | 
0 | 
| T1 | 
1577 | 
1514 | 
0 | 
0 | 
| T2 | 
1916 | 
1822 | 
0 | 
0 | 
| T3 | 
33100 | 
33039 | 
0 | 
0 | 
| T4 | 
4218 | 
3512 | 
0 | 
0 | 
| T9 | 
4035 | 
3976 | 
0 | 
0 | 
| T10 | 
6277 | 
6206 | 
0 | 
0 | 
| T15 | 
1455 | 
1381 | 
0 | 
0 | 
| T16 | 
2031 | 
1975 | 
0 | 
0 | 
| T17 | 
1869 | 
1775 | 
0 | 
0 | 
| T18 | 
195519 | 
195455 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
355625830 | 
354730161 | 
0 | 
2745 | 
| T1 | 
1577 | 
1511 | 
0 | 
3 | 
| T2 | 
1916 | 
1819 | 
0 | 
3 | 
| T3 | 
33100 | 
33036 | 
0 | 
3 | 
| T4 | 
4218 | 
3485 | 
0 | 
3 | 
| T9 | 
4035 | 
3973 | 
0 | 
3 | 
| T10 | 
6277 | 
6203 | 
0 | 
3 | 
| T15 | 
1455 | 
1378 | 
0 | 
3 | 
| T16 | 
2031 | 
1972 | 
0 | 
3 | 
| T17 | 
1869 | 
1772 | 
0 | 
3 | 
| T18 | 
195519 | 
195452 | 
0 | 
3 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.u_lc_iso_part_sw_wr_en_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
67                            always_ff @(posedge clk_i) begin
68         1/1                  lc_en_in_sva_q <= lc_en_i;
           Tests:       T1 T2 T3 
69                            end
70                          `ASSERT(OutputDelay_A,
71                                  rst_ni |-> ##3 lc_en_o == {NumCopies{$past(lc_en_in_sva_q, 2)}} ||
72                                                 ($past(lc_en_in_sva_q, 2) != $past(lc_en_in_sva_q, 1)))
73                      `endif
74                        end else begin : gen_no_flops
75                          //VCS coverage off
76                          // pragma coverage off
77                      
78                          // This unused companion logic helps remove lint errors
79                          // for modules where clock and reset are used for assertions only
80                          // or nothing at all.
81                          // This logic will be removed for sythesis since it is unloaded.
82                          lc_ctrl_pkg::lc_tx_t unused_logic;
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84                            if (!rst_ni) begin
85                               unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87                               unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93                          assign lc_en = lc_en_i;
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        1/1              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3 
Assert Coverage for Instance : tb.dut.u_region_cfg.u_lc_iso_part_sw_wr_en_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1048 | 
1048 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
355625830 | 
354764073 | 
0 | 
0 | 
| T1 | 
1577 | 
1514 | 
0 | 
0 | 
| T2 | 
1916 | 
1822 | 
0 | 
0 | 
| T3 | 
33100 | 
33039 | 
0 | 
0 | 
| T4 | 
4218 | 
3512 | 
0 | 
0 | 
| T9 | 
4035 | 
3976 | 
0 | 
0 | 
| T10 | 
6277 | 
6206 | 
0 | 
0 | 
| T15 | 
1455 | 
1381 | 
0 | 
0 | 
| T16 | 
2031 | 
1975 | 
0 | 
0 | 
| T17 | 
1869 | 
1775 | 
0 | 
0 | 
| T18 | 
195519 | 
195455 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
355625830 | 
354730161 | 
0 | 
2745 | 
| T1 | 
1577 | 
1511 | 
0 | 
3 | 
| T2 | 
1916 | 
1819 | 
0 | 
3 | 
| T3 | 
33100 | 
33036 | 
0 | 
3 | 
| T4 | 
4218 | 
3485 | 
0 | 
3 | 
| T9 | 
4035 | 
3973 | 
0 | 
3 | 
| T10 | 
6277 | 
6203 | 
0 | 
3 | 
| T15 | 
1455 | 
1378 | 
0 | 
3 | 
| T16 | 
2031 | 
1972 | 
0 | 
3 | 
| T17 | 
1869 | 
1772 | 
0 | 
3 | 
| T18 | 
195519 | 
195452 | 
0 | 
3 | 
 
Line Coverage for Instance : tb.dut.u_lc_seed_hw_rd_en_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
67                            always_ff @(posedge clk_i) begin
68         1/1                  lc_en_in_sva_q <= lc_en_i;
           Tests:       T1 T2 T3 
69                            end
70                          `ASSERT(OutputDelay_A,
71                                  rst_ni |-> ##3 lc_en_o == {NumCopies{$past(lc_en_in_sva_q, 2)}} ||
72                                                 ($past(lc_en_in_sva_q, 2) != $past(lc_en_in_sva_q, 1)))
73                      `endif
74                        end else begin : gen_no_flops
75                          //VCS coverage off
76                          // pragma coverage off
77                      
78                          // This unused companion logic helps remove lint errors
79                          // for modules where clock and reset are used for assertions only
80                          // or nothing at all.
81                          // This logic will be removed for sythesis since it is unloaded.
82                          lc_ctrl_pkg::lc_tx_t unused_logic;
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84                            if (!rst_ni) begin
85                               unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87                               unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93                          assign lc_en = lc_en_i;
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        1/1              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3 
Assert Coverage for Instance : tb.dut.u_lc_seed_hw_rd_en_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1048 | 
1048 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
355625830 | 
354764073 | 
0 | 
0 | 
| T1 | 
1577 | 
1514 | 
0 | 
0 | 
| T2 | 
1916 | 
1822 | 
0 | 
0 | 
| T3 | 
33100 | 
33039 | 
0 | 
0 | 
| T4 | 
4218 | 
3512 | 
0 | 
0 | 
| T9 | 
4035 | 
3976 | 
0 | 
0 | 
| T10 | 
6277 | 
6206 | 
0 | 
0 | 
| T15 | 
1455 | 
1381 | 
0 | 
0 | 
| T16 | 
2031 | 
1975 | 
0 | 
0 | 
| T17 | 
1869 | 
1775 | 
0 | 
0 | 
| T18 | 
195519 | 
195455 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
355625830 | 
354730161 | 
0 | 
2745 | 
| T1 | 
1577 | 
1511 | 
0 | 
3 | 
| T2 | 
1916 | 
1819 | 
0 | 
3 | 
| T3 | 
33100 | 
33036 | 
0 | 
3 | 
| T4 | 
4218 | 
3485 | 
0 | 
3 | 
| T9 | 
4035 | 
3973 | 
0 | 
3 | 
| T10 | 
6277 | 
6203 | 
0 | 
3 | 
| T15 | 
1455 | 
1378 | 
0 | 
3 | 
| T16 | 
2031 | 
1972 | 
0 | 
3 | 
| T17 | 
1869 | 
1772 | 
0 | 
3 | 
| T18 | 
195519 | 
195452 | 
0 | 
3 | 
 
Line Coverage for Instance : tb.dut.u_flash_hw_if.u_sync_rma_req
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
67                            always_ff @(posedge clk_i) begin
68         1/1                  lc_en_in_sva_q <= lc_en_i;
           Tests:       T1 T2 T3 
69                            end
70                          `ASSERT(OutputDelay_A,
71                                  rst_ni |-> ##3 lc_en_o == {NumCopies{$past(lc_en_in_sva_q, 2)}} ||
72                                                 ($past(lc_en_in_sva_q, 2) != $past(lc_en_in_sva_q, 1)))
73                      `endif
74                        end else begin : gen_no_flops
75                          //VCS coverage off
76                          // pragma coverage off
77                      
78                          // This unused companion logic helps remove lint errors
79                          // for modules where clock and reset are used for assertions only
80                          // or nothing at all.
81                          // This logic will be removed for sythesis since it is unloaded.
82                          lc_ctrl_pkg::lc_tx_t unused_logic;
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84                            if (!rst_ni) begin
85                               unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87                               unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93                          assign lc_en = lc_en_i;
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        3/3              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3  | T1 T2 T3  | T1 T2 T3 
Assert Coverage for Instance : tb.dut.u_flash_hw_if.u_sync_rma_req
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1048 | 
1048 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
355625830 | 
354764073 | 
0 | 
0 | 
| T1 | 
1577 | 
1514 | 
0 | 
0 | 
| T2 | 
1916 | 
1822 | 
0 | 
0 | 
| T3 | 
33100 | 
33039 | 
0 | 
0 | 
| T4 | 
4218 | 
3512 | 
0 | 
0 | 
| T9 | 
4035 | 
3976 | 
0 | 
0 | 
| T10 | 
6277 | 
6206 | 
0 | 
0 | 
| T15 | 
1455 | 
1381 | 
0 | 
0 | 
| T16 | 
2031 | 
1975 | 
0 | 
0 | 
| T17 | 
1869 | 
1775 | 
0 | 
0 | 
| T18 | 
195519 | 
195455 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
355625830 | 
354730161 | 
0 | 
2745 | 
| T1 | 
1577 | 
1511 | 
0 | 
3 | 
| T2 | 
1916 | 
1819 | 
0 | 
3 | 
| T3 | 
33100 | 
33036 | 
0 | 
3 | 
| T4 | 
4218 | 
3485 | 
0 | 
3 | 
| T9 | 
4035 | 
3973 | 
0 | 
3 | 
| T10 | 
6277 | 
6203 | 
0 | 
3 | 
| T15 | 
1455 | 
1378 | 
0 | 
3 | 
| T16 | 
2031 | 
1972 | 
0 | 
3 | 
| T17 | 
1869 | 
1772 | 
0 | 
3 | 
| T18 | 
195519 | 
195452 | 
0 | 
3 | 
 
Line Coverage for Instance : tb.dut.u_prog_tl_gate.u_err_en_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| ALWAYS | 84 | 0 | 0 |  | 
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84         unreachable        if (!rst_ni) begin
85         unreachable           unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87         unreachable           unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93         1/1              assign lc_en = lc_en_i;
           Tests:       T1 T2 T3 
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        2/2              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3  | T1 T2 T3 
Assert Coverage for Instance : tb.dut.u_prog_tl_gate.u_err_en_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1048 | 
1048 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
355625794 | 
354764037 | 
0 | 
0 | 
| T1 | 
1577 | 
1514 | 
0 | 
0 | 
| T2 | 
1916 | 
1822 | 
0 | 
0 | 
| T3 | 
33100 | 
33039 | 
0 | 
0 | 
| T4 | 
4218 | 
3512 | 
0 | 
0 | 
| T9 | 
4035 | 
3976 | 
0 | 
0 | 
| T10 | 
6277 | 
6206 | 
0 | 
0 | 
| T15 | 
1455 | 
1381 | 
0 | 
0 | 
| T16 | 
2031 | 
1975 | 
0 | 
0 | 
| T17 | 
1869 | 
1775 | 
0 | 
0 | 
| T18 | 
195519 | 
195455 | 
0 | 
0 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
355625794 | 
354764037 | 
0 | 
0 | 
| T1 | 
1577 | 
1514 | 
0 | 
0 | 
| T2 | 
1916 | 
1822 | 
0 | 
0 | 
| T3 | 
33100 | 
33039 | 
0 | 
0 | 
| T4 | 
4218 | 
3512 | 
0 | 
0 | 
| T9 | 
4035 | 
3976 | 
0 | 
0 | 
| T10 | 
6277 | 
6206 | 
0 | 
0 | 
| T15 | 
1455 | 
1381 | 
0 | 
0 | 
| T16 | 
2031 | 
1975 | 
0 | 
0 | 
| T17 | 
1869 | 
1775 | 
0 | 
0 | 
| T18 | 
195519 | 
195455 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_lc_escalation_en_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 2 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
67                            always_ff @(posedge clk_i) begin
68         1/1                  lc_en_in_sva_q <= lc_en_i;
           Tests:       T1 T2 T3 
69                            end
70                          `ASSERT(OutputDelay_A,
71                                  rst_ni |-> ##3 lc_en_o == {NumCopies{$past(lc_en_in_sva_q, 2)}} ||
72                                                 ($past(lc_en_in_sva_q, 2) != $past(lc_en_in_sva_q, 1)))
73                      `endif
74                        end else begin : gen_no_flops
75                          //VCS coverage off
76                          // pragma coverage off
77                      
78                          // This unused companion logic helps remove lint errors
79                          // for modules where clock and reset are used for assertions only
80                          // or nothing at all.
81                          // This logic will be removed for sythesis since it is unloaded.
82                          lc_ctrl_pkg::lc_tx_t unused_logic;
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84                            if (!rst_ni) begin
85                               unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87                               unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93                          assign lc_en = lc_en_i;
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        1/1              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3 
Assert Coverage for Instance : tb.dut.u_lc_escalation_en_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1048 | 
1048 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
355600681 | 
354738924 | 
0 | 
0 | 
| T1 | 
1577 | 
1514 | 
0 | 
0 | 
| T2 | 
1916 | 
1822 | 
0 | 
0 | 
| T3 | 
33100 | 
33039 | 
0 | 
0 | 
| T4 | 
4218 | 
3512 | 
0 | 
0 | 
| T9 | 
4035 | 
3976 | 
0 | 
0 | 
| T10 | 
6277 | 
6206 | 
0 | 
0 | 
| T15 | 
1455 | 
1381 | 
0 | 
0 | 
| T16 | 
2031 | 
1975 | 
0 | 
0 | 
| T17 | 
1869 | 
1775 | 
0 | 
0 | 
| T18 | 
195519 | 
195455 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
355600681 | 
354705162 | 
0 | 
2595 | 
| T1 | 
1577 | 
1511 | 
0 | 
3 | 
| T2 | 
1916 | 
1819 | 
0 | 
3 | 
| T3 | 
33100 | 
33036 | 
0 | 
3 | 
| T4 | 
4218 | 
3485 | 
0 | 
3 | 
| T9 | 
4035 | 
3973 | 
0 | 
3 | 
| T10 | 
6277 | 
6203 | 
0 | 
3 | 
| T15 | 
1455 | 
1378 | 
0 | 
3 | 
| T16 | 
2031 | 
1972 | 
0 | 
3 | 
| T17 | 
1869 | 
1772 | 
0 | 
3 | 
| T18 | 
195519 | 
195452 | 
0 | 
3 | 
 
Line Coverage for Instance : tb.dut.u_tl_gate.u_err_en_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 3 | 3 | 100.00 | 
| ALWAYS | 84 | 0 | 0 |  | 
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84         unreachable        if (!rst_ni) begin
85         unreachable           unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87         unreachable           unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93         1/1              assign lc_en = lc_en_i;
           Tests:       T1 T2 T3 
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        2/2              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3  | T1 T2 T3 
Assert Coverage for Instance : tb.dut.u_tl_gate.u_err_en_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1048 | 
1048 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
355625794 | 
354764037 | 
0 | 
0 | 
| T1 | 
1577 | 
1514 | 
0 | 
0 | 
| T2 | 
1916 | 
1822 | 
0 | 
0 | 
| T3 | 
33100 | 
33039 | 
0 | 
0 | 
| T4 | 
4218 | 
3512 | 
0 | 
0 | 
| T9 | 
4035 | 
3976 | 
0 | 
0 | 
| T10 | 
6277 | 
6206 | 
0 | 
0 | 
| T15 | 
1455 | 
1381 | 
0 | 
0 | 
| T16 | 
2031 | 
1975 | 
0 | 
0 | 
| T17 | 
1869 | 
1775 | 
0 | 
0 | 
| T18 | 
195519 | 
195455 | 
0 | 
0 | 
gen_no_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
355625794 | 
354764037 | 
0 | 
0 | 
| T1 | 
1577 | 
1514 | 
0 | 
0 | 
| T2 | 
1916 | 
1822 | 
0 | 
0 | 
| T3 | 
33100 | 
33039 | 
0 | 
0 | 
| T4 | 
4218 | 
3512 | 
0 | 
0 | 
| T9 | 
4035 | 
3976 | 
0 | 
0 | 
| T10 | 
6277 | 
6206 | 
0 | 
0 | 
| T15 | 
1455 | 
1381 | 
0 | 
0 | 
| T16 | 
2031 | 
1975 | 
0 | 
0 | 
| T17 | 
1869 | 
1775 | 
0 | 
0 | 
| T18 | 
195519 | 
195455 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.u_lc_nvm_debug_en_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
67                            always_ff @(posedge clk_i) begin
68         1/1                  lc_en_in_sva_q <= lc_en_i;
           Tests:       T1 T2 T3 
69                            end
70                          `ASSERT(OutputDelay_A,
71                                  rst_ni |-> ##3 lc_en_o == {NumCopies{$past(lc_en_in_sva_q, 2)}} ||
72                                                 ($past(lc_en_in_sva_q, 2) != $past(lc_en_in_sva_q, 1)))
73                      `endif
74                        end else begin : gen_no_flops
75                          //VCS coverage off
76                          // pragma coverage off
77                      
78                          // This unused companion logic helps remove lint errors
79                          // for modules where clock and reset are used for assertions only
80                          // or nothing at all.
81                          // This logic will be removed for sythesis since it is unloaded.
82                          lc_ctrl_pkg::lc_tx_t unused_logic;
83                          always_ff @(posedge clk_i or negedge rst_ni) begin
84                            if (!rst_ni) begin
85                               unused_logic <= lc_ctrl_pkg::Off;
86                            end else begin
87                               unused_logic <= lc_en_i;
88                            end
89                          end
90                          //VCS coverage on
91                          // pragma coverage on
92                      
93                          assign lc_en = lc_en_i;
94                      
95                          `ASSERT(OutputDelay_A, lc_en_o == {NumCopies{lc_en_i}})
96                        end
97                      
98                        for (genvar j = 0; j < NumCopies; j++) begin : gen_buffs
99                          logic [lc_ctrl_pkg::TxWidth-1:0] lc_en_out;
100                         for (genvar k = 0; k < lc_ctrl_pkg::TxWidth; k++) begin : gen_bits
101                           prim_sec_anchor_buf u_prim_buf (
102                             .in_i(lc_en[k]),
103                             .out_o(lc_en_out[k])
104                           );
105                         end
106        5/5              assign lc_en_o[j] = lc_ctrl_pkg::lc_tx_t'(lc_en_out);
           Tests:       T1 T2 T3  | T1 T2 T3  | T1 T2 T3  | T1 T2 T3  | T1 T2 T3 
Assert Coverage for Instance : tb.dut.u_eflash.u_lc_nvm_debug_en_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1048 | 
1048 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
355625794 | 
354764037 | 
0 | 
0 | 
| T1 | 
1577 | 
1514 | 
0 | 
0 | 
| T2 | 
1916 | 
1822 | 
0 | 
0 | 
| T3 | 
33100 | 
33039 | 
0 | 
0 | 
| T4 | 
4218 | 
3512 | 
0 | 
0 | 
| T9 | 
4035 | 
3976 | 
0 | 
0 | 
| T10 | 
6277 | 
6206 | 
0 | 
0 | 
| T15 | 
1455 | 
1381 | 
0 | 
0 | 
| T16 | 
2031 | 
1975 | 
0 | 
0 | 
| T17 | 
1869 | 
1775 | 
0 | 
0 | 
| T18 | 
195519 | 
195455 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
355625794 | 
354730134 | 
0 | 
2745 | 
| T1 | 
1577 | 
1511 | 
0 | 
3 | 
| T2 | 
1916 | 
1819 | 
0 | 
3 | 
| T3 | 
33100 | 
33036 | 
0 | 
3 | 
| T4 | 
4218 | 
3485 | 
0 | 
3 | 
| T9 | 
4035 | 
3973 | 
0 | 
3 | 
| T10 | 
6277 | 
6203 | 
0 | 
3 | 
| T15 | 
1455 | 
1378 | 
0 | 
3 | 
| T16 | 
2031 | 
1972 | 
0 | 
3 | 
| T17 | 
1869 | 
1772 | 
0 | 
3 | 
| T18 | 
195519 | 
195452 | 
0 | 
3 |