| SCORE | INSTANCES | WEIGHT | GOAL | AT LEAST | PER INSTANCE | AUTO BIN MAX | PRINT MISSING |
| 57.14 | 52.38 | 1 | 100 | 1 | 1 | 64 | 64 |
| NAME | SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
| unbuf_err_code_cg_wrap[OtpVendorTestErrIdx] | 42.86 | 1 | 100 | 1 | 64 | 64 |
| unbuf_err_code_cg_wrap[OtpCreatorSwCfgErrIdx] | 57.14 | 1 | 100 | 1 | 64 | 64 |
| unbuf_err_code_cg_wrap[OtpOwnerSwCfgErrIdx] | 57.14 | 1 | 100 | 1 | 64 | 64 |
| SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
| 42.86 | 1 | 100 | 1 | 64 | 64 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Variables | 7 | 4 | 3 | 42.86 |
| VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
| err_code_vals | 7 | 4 | 3 | 42.86 | 100 | 1 | 1 | 0 |
| SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
| 57.14 | 1 | 100 | 1 | 64 | 64 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Variables | 7 | 3 | 4 | 57.14 |
| VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
| err_code_vals | 7 | 3 | 4 | 57.14 | 100 | 1 | 1 | 0 |
| SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
| 57.14 | 1 | 100 | 1 | 64 | 64 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Variables | 7 | 3 | 4 | 57.14 |
| VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
| err_code_vals | 7 | 3 | 4 | 57.14 | 100 | 1 | 1 | 0 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 7 | 4 | 3 | 42.86 |
| NAME | COUNT | AT LEAST | NUMBER | STATUS |
| access_err | 0 | 1 | 1 | |
| ecc_uncorr_err | 0 | 1 | 1 | |
| ecc_corr_err | 0 | 1 | 1 | |
| macro_err | 0 | 1 | 1 |
| NAME | COUNT | STATUS |
| illegal_err | 0 | Illegal |
| NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| fsm_err | 108512 | 1 | T1 | 740 | T9 | 1410 | T8 | 2030 | ||||
| check_fail | 8 | 1 | T52 | 1 | T161 | 1 | T162 | 1 | ||||
| no_err | 219988 | 1 | T1 | 740 | T9 | 1430 | T4 | 2700 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 7 | 3 | 4 | 57.14 |
| NAME | COUNT | AT LEAST | NUMBER | STATUS |
| access_err | 0 | 1 | 1 | |
| ecc_corr_err | 0 | 1 | 1 | |
| macro_err | 0 | 1 | 1 |
| NAME | COUNT | STATUS |
| illegal_err | 0 | Illegal |
| NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| fsm_err | 108562 | 1 | T1 | 740 | T9 | 1410 | T46 | 1 | ||||
| check_fail | 10 | 1 | T52 | 1 | T53 | 1 | T165 | 1 | ||||
| ecc_uncorr_err | 49 | 1 | T73 | 1 | T74 | 1 | T164 | 1 | ||||
| no_err | 219988 | 1 | T1 | 740 | T9 | 1430 | T4 | 2700 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 7 | 3 | 4 | 57.14 |
| NAME | COUNT | AT LEAST | NUMBER | STATUS |
| access_err | 0 | 1 | 1 | |
| ecc_corr_err | 0 | 1 | 1 | |
| macro_err | 0 | 1 | 1 |
| NAME | COUNT | STATUS |
| illegal_err | 0 | Illegal |
| NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| fsm_err | 108586 | 1 | T1 | 740 | T9 | 1410 | T8 | 2030 | ||||
| check_fail | 12 | 1 | T52 | 1 | T54 | 1 | T165 | 1 | ||||
| ecc_uncorr_err | 37 | 1 | T46 | 1 | T163 | 1 | T166 | 1 | ||||
| no_err | 219988 | 1 | T1 | 740 | T9 | 1430 | T4 | 2700 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |