Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26050016 |
13037 |
0 |
0 |
| T4 |
24955 |
94 |
0 |
0 |
| T5 |
20141 |
92 |
0 |
0 |
| T6 |
23159 |
92 |
0 |
0 |
| T7 |
14644 |
0 |
0 |
0 |
| T8 |
37926 |
0 |
0 |
0 |
| T11 |
14160 |
0 |
0 |
0 |
| T13 |
0 |
92 |
0 |
0 |
| T19 |
14051 |
0 |
0 |
0 |
| T20 |
12287 |
0 |
0 |
0 |
| T21 |
0 |
4 |
0 |
0 |
| T29 |
0 |
274 |
0 |
0 |
| T33 |
11519 |
0 |
0 |
0 |
| T46 |
12885 |
0 |
0 |
0 |
| T63 |
0 |
88 |
0 |
0 |
| T64 |
0 |
2 |
0 |
0 |
| T65 |
0 |
94 |
0 |
0 |
| T192 |
0 |
2 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26050016 |
13016 |
0 |
0 |
| T4 |
24955 |
94 |
0 |
0 |
| T5 |
20141 |
92 |
0 |
0 |
| T6 |
23159 |
92 |
0 |
0 |
| T7 |
14644 |
0 |
0 |
0 |
| T8 |
37926 |
0 |
0 |
0 |
| T11 |
14160 |
0 |
0 |
0 |
| T13 |
0 |
92 |
0 |
0 |
| T19 |
14051 |
0 |
0 |
0 |
| T20 |
12287 |
0 |
0 |
0 |
| T21 |
0 |
4 |
0 |
0 |
| T29 |
0 |
274 |
0 |
0 |
| T33 |
11519 |
0 |
0 |
0 |
| T46 |
12885 |
0 |
0 |
0 |
| T63 |
0 |
88 |
0 |
0 |
| T64 |
0 |
2 |
0 |
0 |
| T65 |
0 |
94 |
0 |
0 |
| T192 |
0 |
2 |
0 |
0 |