Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1608407752 |
519749 |
0 |
0 |
| T4 |
11094 |
94 |
0 |
0 |
| T5 |
271197 |
4120 |
0 |
0 |
| T6 |
30988 |
182 |
0 |
0 |
| T7 |
48526 |
0 |
0 |
0 |
| T8 |
89789 |
684 |
0 |
0 |
| T9 |
11588 |
94 |
0 |
0 |
| T10 |
42821 |
0 |
0 |
0 |
| T13 |
34894 |
186 |
0 |
0 |
| T25 |
0 |
708 |
0 |
0 |
| T68 |
12348 |
0 |
0 |
0 |
| T113 |
8171 |
0 |
0 |
0 |
| T115 |
0 |
68 |
0 |
0 |
| T117 |
0 |
94 |
0 |
0 |
| T118 |
0 |
94 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1608407752 |
519675 |
0 |
0 |
| T4 |
11094 |
94 |
0 |
0 |
| T5 |
271197 |
4120 |
0 |
0 |
| T6 |
30988 |
182 |
0 |
0 |
| T7 |
48526 |
0 |
0 |
0 |
| T8 |
89789 |
684 |
0 |
0 |
| T9 |
11588 |
94 |
0 |
0 |
| T10 |
42821 |
0 |
0 |
0 |
| T13 |
34894 |
186 |
0 |
0 |
| T25 |
0 |
708 |
0 |
0 |
| T68 |
12348 |
0 |
0 |
0 |
| T113 |
8171 |
0 |
0 |
0 |
| T115 |
0 |
68 |
0 |
0 |
| T117 |
0 |
94 |
0 |
0 |
| T118 |
0 |
94 |
0 |
0 |