Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1584582250 |
472400 |
0 |
0 |
| T1 |
187260 |
2287 |
0 |
0 |
| T2 |
11915 |
0 |
0 |
0 |
| T3 |
13072 |
0 |
0 |
0 |
| T4 |
44826 |
368 |
0 |
0 |
| T5 |
0 |
259 |
0 |
0 |
| T6 |
0 |
6646 |
0 |
0 |
| T9 |
83429 |
0 |
0 |
0 |
| T10 |
11172 |
0 |
0 |
0 |
| T11 |
4848 |
0 |
0 |
0 |
| T12 |
15054 |
0 |
0 |
0 |
| T13 |
14393 |
0 |
0 |
0 |
| T14 |
12081 |
0 |
0 |
0 |
| T22 |
0 |
52 |
0 |
0 |
| T23 |
0 |
1034 |
0 |
0 |
| T65 |
0 |
460 |
0 |
0 |
| T89 |
0 |
138 |
0 |
0 |
| T103 |
0 |
178 |
0 |
0 |
| T104 |
0 |
192 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1584582250 |
472361 |
0 |
0 |
| T1 |
187260 |
2287 |
0 |
0 |
| T2 |
11915 |
0 |
0 |
0 |
| T3 |
13072 |
0 |
0 |
0 |
| T4 |
44826 |
368 |
0 |
0 |
| T5 |
0 |
259 |
0 |
0 |
| T6 |
0 |
6646 |
0 |
0 |
| T9 |
83429 |
0 |
0 |
0 |
| T10 |
11172 |
0 |
0 |
0 |
| T11 |
4848 |
0 |
0 |
0 |
| T12 |
15054 |
0 |
0 |
0 |
| T13 |
14393 |
0 |
0 |
0 |
| T14 |
12081 |
0 |
0 |
0 |
| T22 |
0 |
52 |
0 |
0 |
| T23 |
0 |
1034 |
0 |
0 |
| T65 |
0 |
460 |
0 |
0 |
| T89 |
0 |
138 |
0 |
0 |
| T103 |
0 |
178 |
0 |
0 |
| T104 |
0 |
192 |
0 |
0 |