Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1308595861 |
465100 |
0 |
0 |
| T5 |
54340 |
280 |
0 |
0 |
| T6 |
622322 |
5576 |
0 |
0 |
| T7 |
147521 |
362 |
0 |
0 |
| T8 |
15920 |
0 |
0 |
0 |
| T10 |
15526 |
0 |
0 |
0 |
| T11 |
14429 |
0 |
0 |
0 |
| T12 |
24006 |
0 |
0 |
0 |
| T13 |
4988 |
0 |
0 |
0 |
| T21 |
0 |
582 |
0 |
0 |
| T22 |
0 |
684 |
0 |
0 |
| T34 |
0 |
6171 |
0 |
0 |
| T39 |
0 |
190 |
0 |
0 |
| T87 |
16841 |
0 |
0 |
0 |
| T88 |
11960 |
0 |
0 |
0 |
| T89 |
0 |
96 |
0 |
0 |
| T90 |
0 |
278 |
0 |
0 |
| T91 |
0 |
94 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1308595861 |
465002 |
0 |
0 |
| T5 |
54340 |
280 |
0 |
0 |
| T6 |
622322 |
5575 |
0 |
0 |
| T7 |
147521 |
362 |
0 |
0 |
| T8 |
15920 |
0 |
0 |
0 |
| T10 |
15526 |
0 |
0 |
0 |
| T11 |
14429 |
0 |
0 |
0 |
| T12 |
24006 |
0 |
0 |
0 |
| T13 |
4988 |
0 |
0 |
0 |
| T21 |
0 |
582 |
0 |
0 |
| T22 |
0 |
684 |
0 |
0 |
| T34 |
0 |
6170 |
0 |
0 |
| T39 |
0 |
190 |
0 |
0 |
| T87 |
16841 |
0 |
0 |
0 |
| T88 |
11960 |
0 |
0 |
0 |
| T89 |
0 |
96 |
0 |
0 |
| T90 |
0 |
278 |
0 |
0 |
| T91 |
0 |
94 |
0 |
0 |