Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
399965531 |
525876 |
0 |
0 |
| T2 |
9936 |
6 |
0 |
0 |
| T3 |
41851 |
376 |
0 |
0 |
| T4 |
921446 |
2890 |
0 |
0 |
| T5 |
14868 |
0 |
0 |
0 |
| T6 |
739260 |
2732 |
0 |
0 |
| T7 |
27558 |
94 |
0 |
0 |
| T8 |
9789 |
0 |
0 |
0 |
| T9 |
25330 |
0 |
0 |
0 |
| T10 |
17432 |
0 |
0 |
0 |
| T22 |
0 |
468 |
0 |
0 |
| T23 |
0 |
478 |
0 |
0 |
| T61 |
7787 |
0 |
0 |
0 |
| T95 |
0 |
92 |
0 |
0 |
| T98 |
0 |
92 |
0 |
0 |
| T99 |
0 |
98 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
399965531 |
525825 |
0 |
0 |
| T2 |
9936 |
6 |
0 |
0 |
| T3 |
41851 |
376 |
0 |
0 |
| T4 |
921446 |
2890 |
0 |
0 |
| T5 |
14868 |
0 |
0 |
0 |
| T6 |
739260 |
2732 |
0 |
0 |
| T7 |
27558 |
94 |
0 |
0 |
| T8 |
9789 |
0 |
0 |
0 |
| T9 |
25330 |
0 |
0 |
0 |
| T10 |
17432 |
0 |
0 |
0 |
| T22 |
0 |
468 |
0 |
0 |
| T23 |
0 |
478 |
0 |
0 |
| T61 |
7787 |
0 |
0 |
0 |
| T95 |
0 |
92 |
0 |
0 |
| T98 |
0 |
92 |
0 |
0 |
| T99 |
0 |
98 |
0 |
0 |