Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
478900632 |
516266 |
0 |
0 |
| T4 |
280607 |
374 |
0 |
0 |
| T5 |
70923 |
262 |
0 |
0 |
| T6 |
103716 |
3218 |
0 |
0 |
| T7 |
556173 |
2552 |
0 |
0 |
| T10 |
48953 |
384 |
0 |
0 |
| T11 |
49957 |
468 |
0 |
0 |
| T12 |
18520 |
0 |
0 |
0 |
| T33 |
40418 |
553 |
0 |
0 |
| T65 |
12967 |
0 |
0 |
0 |
| T111 |
8574 |
0 |
0 |
0 |
| T118 |
0 |
148 |
0 |
0 |
| T138 |
0 |
94 |
0 |
0 |
| T139 |
0 |
822 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
478900632 |
516218 |
0 |
0 |
| T4 |
280607 |
374 |
0 |
0 |
| T5 |
70923 |
262 |
0 |
0 |
| T6 |
103716 |
3218 |
0 |
0 |
| T7 |
556173 |
2552 |
0 |
0 |
| T10 |
48953 |
384 |
0 |
0 |
| T11 |
49957 |
468 |
0 |
0 |
| T12 |
18520 |
0 |
0 |
0 |
| T33 |
40418 |
552 |
0 |
0 |
| T65 |
12967 |
0 |
0 |
0 |
| T111 |
8574 |
0 |
0 |
0 |
| T118 |
0 |
148 |
0 |
0 |
| T138 |
0 |
94 |
0 |
0 |
| T139 |
0 |
822 |
0 |
0 |