Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
443767462 |
576203 |
0 |
0 |
| T1 |
123336 |
762 |
0 |
0 |
| T2 |
15161 |
0 |
0 |
0 |
| T3 |
12664 |
92 |
0 |
0 |
| T4 |
10738 |
0 |
0 |
0 |
| T5 |
181374 |
630 |
0 |
0 |
| T6 |
0 |
2473 |
0 |
0 |
| T7 |
0 |
94 |
0 |
0 |
| T8 |
0 |
1758 |
0 |
0 |
| T9 |
9620 |
0 |
0 |
0 |
| T10 |
48174 |
0 |
0 |
0 |
| T11 |
18285 |
0 |
0 |
0 |
| T12 |
12317 |
0 |
0 |
0 |
| T13 |
14537 |
0 |
0 |
0 |
| T27 |
0 |
876 |
0 |
0 |
| T28 |
0 |
666 |
0 |
0 |
| T50 |
0 |
96 |
0 |
0 |
| T92 |
0 |
458 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
443767462 |
576141 |
0 |
0 |
| T1 |
123336 |
762 |
0 |
0 |
| T2 |
15161 |
0 |
0 |
0 |
| T3 |
12664 |
92 |
0 |
0 |
| T4 |
10738 |
0 |
0 |
0 |
| T5 |
181374 |
630 |
0 |
0 |
| T6 |
0 |
2473 |
0 |
0 |
| T7 |
0 |
94 |
0 |
0 |
| T8 |
0 |
1758 |
0 |
0 |
| T9 |
9620 |
0 |
0 |
0 |
| T10 |
48174 |
0 |
0 |
0 |
| T11 |
18285 |
0 |
0 |
0 |
| T12 |
12317 |
0 |
0 |
0 |
| T13 |
14537 |
0 |
0 |
0 |
| T27 |
0 |
876 |
0 |
0 |
| T28 |
0 |
666 |
0 |
0 |
| T50 |
0 |
96 |
0 |
0 |
| T92 |
0 |
458 |
0 |
0 |