Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
451461045 |
517363 |
0 |
0 |
| T1 |
90326 |
807 |
0 |
0 |
| T2 |
80630 |
70 |
0 |
0 |
| T3 |
23661 |
243 |
0 |
0 |
| T5 |
82792 |
94 |
0 |
0 |
| T7 |
11415 |
0 |
0 |
0 |
| T8 |
14163 |
0 |
0 |
0 |
| T9 |
12264 |
0 |
0 |
0 |
| T10 |
59499 |
478 |
0 |
0 |
| T11 |
12171 |
0 |
0 |
0 |
| T12 |
13017 |
246 |
0 |
0 |
| T25 |
0 |
188 |
0 |
0 |
| T42 |
0 |
746 |
0 |
0 |
| T105 |
0 |
94 |
0 |
0 |
| T108 |
0 |
474 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
451461045 |
517301 |
0 |
0 |
| T1 |
90326 |
807 |
0 |
0 |
| T2 |
80630 |
70 |
0 |
0 |
| T3 |
23661 |
243 |
0 |
0 |
| T5 |
82792 |
94 |
0 |
0 |
| T7 |
11415 |
0 |
0 |
0 |
| T8 |
14163 |
0 |
0 |
0 |
| T9 |
12264 |
0 |
0 |
0 |
| T10 |
59499 |
478 |
0 |
0 |
| T11 |
12171 |
0 |
0 |
0 |
| T12 |
13017 |
246 |
0 |
0 |
| T25 |
0 |
188 |
0 |
0 |
| T42 |
0 |
746 |
0 |
0 |
| T105 |
0 |
94 |
0 |
0 |
| T108 |
0 |
474 |
0 |
0 |