Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
431451301 |
514444 |
0 |
0 |
| T1 |
68625 |
811 |
0 |
0 |
| T2 |
10470 |
0 |
0 |
0 |
| T3 |
9882 |
0 |
0 |
0 |
| T4 |
30941 |
0 |
0 |
0 |
| T5 |
75471 |
726 |
0 |
0 |
| T6 |
20073 |
190 |
0 |
0 |
| T7 |
33641 |
94 |
0 |
0 |
| T8 |
0 |
3270 |
0 |
0 |
| T10 |
29404 |
0 |
0 |
0 |
| T11 |
10634 |
0 |
0 |
0 |
| T12 |
33901 |
0 |
0 |
0 |
| T17 |
0 |
192 |
0 |
0 |
| T18 |
0 |
286 |
0 |
0 |
| T106 |
0 |
90 |
0 |
0 |
| T107 |
0 |
324 |
0 |
0 |
| T132 |
0 |
562 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
431451301 |
514382 |
0 |
0 |
| T1 |
68625 |
811 |
0 |
0 |
| T2 |
10470 |
0 |
0 |
0 |
| T3 |
9882 |
0 |
0 |
0 |
| T4 |
30941 |
0 |
0 |
0 |
| T5 |
75471 |
726 |
0 |
0 |
| T6 |
20073 |
190 |
0 |
0 |
| T7 |
33641 |
94 |
0 |
0 |
| T8 |
0 |
3269 |
0 |
0 |
| T10 |
29404 |
0 |
0 |
0 |
| T11 |
10634 |
0 |
0 |
0 |
| T12 |
33901 |
0 |
0 |
0 |
| T17 |
0 |
192 |
0 |
0 |
| T18 |
0 |
286 |
0 |
0 |
| T106 |
0 |
90 |
0 |
0 |
| T107 |
0 |
324 |
0 |
0 |
| T132 |
0 |
562 |
0 |
0 |