Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
530865084 |
575153 |
0 |
0 |
| T5 |
28065 |
286 |
0 |
0 |
| T6 |
475481 |
1738 |
0 |
0 |
| T7 |
23526 |
188 |
0 |
0 |
| T8 |
132191 |
0 |
0 |
0 |
| T9 |
12916 |
0 |
0 |
0 |
| T10 |
20961 |
0 |
0 |
0 |
| T13 |
0 |
568 |
0 |
0 |
| T26 |
0 |
544 |
0 |
0 |
| T34 |
0 |
184 |
0 |
0 |
| T35 |
0 |
1104 |
0 |
0 |
| T42 |
21968 |
0 |
0 |
0 |
| T50 |
23690 |
282 |
0 |
0 |
| T64 |
96333 |
542 |
0 |
0 |
| T70 |
15054 |
0 |
0 |
0 |
| T106 |
0 |
388 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
530865084 |
575075 |
0 |
0 |
| T5 |
28065 |
286 |
0 |
0 |
| T6 |
475481 |
1738 |
0 |
0 |
| T7 |
23526 |
188 |
0 |
0 |
| T8 |
132191 |
0 |
0 |
0 |
| T9 |
12916 |
0 |
0 |
0 |
| T10 |
20961 |
0 |
0 |
0 |
| T13 |
0 |
568 |
0 |
0 |
| T26 |
0 |
544 |
0 |
0 |
| T34 |
0 |
184 |
0 |
0 |
| T35 |
0 |
1104 |
0 |
0 |
| T42 |
21968 |
0 |
0 |
0 |
| T50 |
23690 |
282 |
0 |
0 |
| T64 |
96333 |
542 |
0 |
0 |
| T70 |
15054 |
0 |
0 |
0 |
| T106 |
0 |
388 |
0 |
0 |