Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
462139186 |
526051 |
0 |
0 |
| T1 |
47671 |
466 |
0 |
0 |
| T2 |
17694 |
0 |
0 |
0 |
| T3 |
53055 |
848 |
0 |
0 |
| T4 |
44993 |
382 |
0 |
0 |
| T5 |
18174 |
0 |
0 |
0 |
| T6 |
0 |
3227 |
0 |
0 |
| T7 |
0 |
2410 |
0 |
0 |
| T8 |
40211 |
0 |
0 |
0 |
| T9 |
19474 |
0 |
0 |
0 |
| T10 |
16051 |
0 |
0 |
0 |
| T11 |
15094 |
0 |
0 |
0 |
| T12 |
60034 |
568 |
0 |
0 |
| T13 |
0 |
1385 |
0 |
0 |
| T14 |
0 |
5036 |
0 |
0 |
| T34 |
0 |
788 |
0 |
0 |
| T111 |
0 |
94 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
462139186 |
525961 |
0 |
0 |
| T1 |
47671 |
466 |
0 |
0 |
| T2 |
17694 |
0 |
0 |
0 |
| T3 |
53055 |
848 |
0 |
0 |
| T4 |
44993 |
382 |
0 |
0 |
| T5 |
18174 |
0 |
0 |
0 |
| T6 |
0 |
3227 |
0 |
0 |
| T7 |
0 |
2410 |
0 |
0 |
| T8 |
40211 |
0 |
0 |
0 |
| T9 |
19474 |
0 |
0 |
0 |
| T10 |
16051 |
0 |
0 |
0 |
| T11 |
15094 |
0 |
0 |
0 |
| T12 |
60034 |
568 |
0 |
0 |
| T13 |
0 |
1385 |
0 |
0 |
| T14 |
0 |
5036 |
0 |
0 |
| T34 |
0 |
788 |
0 |
0 |
| T111 |
0 |
94 |
0 |
0 |