Line Coverage for Module :
prim_edn_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 6 | 6 | 100.00 |
| CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
| ALWAYS | 143 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 149 | 1 | 1 | 100.00 |
| ALWAYS | 163 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv' or '../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 54 |
1 |
1 |
| 139 |
1 |
1 |
| 143 |
1 |
1 |
| 144 |
1 |
1 |
| 146 |
1 |
1 |
| 149 |
1 |
1 |
| 163 |
|
unreachable |
| 164 |
|
unreachable |
| 165 |
|
unreachable |
| 166 |
|
unreachable |
| 167 |
|
unreachable |
| 168 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Module :
prim_edn_req
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 54
EXPRESSION (req_i & ((~ack_o)))
--1-- -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T2,T5 |
LINE 139
EXPRESSION ((req_i && ack_o) ? 1'b1 : (word_ack ? (fips_q & word_fips) : fips_q))
--------1-------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T5 |
LINE 139
SUB-EXPRESSION (req_i && ack_o)
--1-- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T2,T5 |
LINE 139
SUB-EXPRESSION (word_ack ? (fips_q & word_fips) : fips_q)
----1---
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T5 |
LINE 139
SUB-EXPRESSION (fips_q & word_fips)
---1-- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T5 |
| 1 | 0 | Covered | T1,T2,T5 |
| 1 | 1 | Covered | T1,T2,T5 |
Branch Coverage for Module :
prim_edn_req
| Line No. | Total | Covered | Percent |
| Branches |
|
5 |
5 |
100.00 |
| TERNARY |
139 |
3 |
3 |
100.00 |
| IF |
143 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv' or '../src/lowrisc_prim_edn_req_0.1/rtl/prim_edn_req.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 139 ((req_i && ack_o)) ?
-2-: 139 (word_ack) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T5 |
| 0 |
1 |
Covered |
T1,T2,T5 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 143 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_edn_req
Assertion Details
DataOutputDiffFromPrev_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
498920493 |
279988648 |
0 |
0 |
| T1 |
209126 |
86722 |
0 |
0 |
| T2 |
79202 |
24686 |
0 |
0 |
| T3 |
34948 |
0 |
0 |
0 |
| T4 |
16057 |
0 |
0 |
0 |
| T5 |
80638 |
36375 |
0 |
0 |
| T6 |
33328 |
0 |
0 |
0 |
| T9 |
29554 |
0 |
0 |
0 |
| T10 |
43932 |
17313 |
0 |
0 |
| T11 |
101956 |
51916 |
0 |
0 |
| T12 |
26927 |
0 |
0 |
0 |
| T35 |
0 |
21715 |
0 |
0 |
| T114 |
0 |
7421 |
0 |
0 |
| T115 |
0 |
9767 |
0 |
0 |
| T116 |
0 |
15865 |
0 |
0 |
| T117 |
0 |
8905 |
0 |
0 |
DataOutputValid_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
498920493 |
283230 |
0 |
0 |
| T1 |
209126 |
376 |
0 |
0 |
| T2 |
79202 |
186 |
0 |
0 |
| T3 |
34948 |
0 |
0 |
0 |
| T4 |
16057 |
0 |
0 |
0 |
| T5 |
80638 |
207 |
0 |
0 |
| T6 |
33328 |
0 |
0 |
0 |
| T9 |
29554 |
0 |
0 |
0 |
| T10 |
43932 |
74 |
0 |
0 |
| T11 |
101956 |
456 |
0 |
0 |
| T12 |
26927 |
0 |
0 |
0 |
| T35 |
0 |
261 |
0 |
0 |
| T114 |
0 |
98 |
0 |
0 |
| T115 |
0 |
193 |
0 |
0 |
| T116 |
0 |
48 |
0 |
0 |
| T117 |
0 |
177 |
0 |
0 |