Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
449173931 |
544082 |
0 |
0 |
| T1 |
106902 |
674 |
0 |
0 |
| T2 |
12987 |
0 |
0 |
0 |
| T3 |
10479 |
0 |
0 |
0 |
| T4 |
756283 |
4206 |
0 |
0 |
| T5 |
56328 |
576 |
0 |
0 |
| T6 |
603424 |
1709 |
0 |
0 |
| T7 |
0 |
3302 |
0 |
0 |
| T8 |
13701 |
0 |
0 |
0 |
| T9 |
12421 |
0 |
0 |
0 |
| T10 |
10569 |
0 |
0 |
0 |
| T11 |
17381 |
0 |
0 |
0 |
| T14 |
0 |
350 |
0 |
0 |
| T15 |
0 |
4475 |
0 |
0 |
| T62 |
0 |
432 |
0 |
0 |
| T91 |
0 |
276 |
0 |
0 |
| T104 |
0 |
851 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
449173931 |
544034 |
0 |
0 |
| T1 |
106902 |
674 |
0 |
0 |
| T2 |
12987 |
0 |
0 |
0 |
| T3 |
10479 |
0 |
0 |
0 |
| T4 |
756283 |
4206 |
0 |
0 |
| T5 |
56328 |
576 |
0 |
0 |
| T6 |
603424 |
1709 |
0 |
0 |
| T7 |
0 |
3302 |
0 |
0 |
| T8 |
13701 |
0 |
0 |
0 |
| T9 |
12421 |
0 |
0 |
0 |
| T10 |
10569 |
0 |
0 |
0 |
| T11 |
17381 |
0 |
0 |
0 |
| T14 |
0 |
350 |
0 |
0 |
| T15 |
0 |
4475 |
0 |
0 |
| T62 |
0 |
432 |
0 |
0 |
| T91 |
0 |
276 |
0 |
0 |
| T104 |
0 |
851 |
0 |
0 |