Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
456396879 |
533017 |
0 |
0 |
| T1 |
49916 |
346 |
0 |
0 |
| T2 |
10220 |
0 |
0 |
0 |
| T3 |
79033 |
966 |
0 |
0 |
| T4 |
103180 |
96 |
0 |
0 |
| T5 |
103308 |
0 |
0 |
0 |
| T6 |
0 |
2541 |
0 |
0 |
| T7 |
15491 |
0 |
0 |
0 |
| T8 |
100548 |
4740 |
0 |
0 |
| T9 |
13964 |
0 |
0 |
0 |
| T10 |
10457 |
0 |
0 |
0 |
| T11 |
4768 |
0 |
0 |
0 |
| T12 |
0 |
816 |
0 |
0 |
| T14 |
0 |
94 |
0 |
0 |
| T50 |
0 |
3869 |
0 |
0 |
| T100 |
0 |
1032 |
0 |
0 |
| T103 |
0 |
186 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
456396879 |
532939 |
0 |
0 |
| T1 |
49916 |
346 |
0 |
0 |
| T2 |
10220 |
0 |
0 |
0 |
| T3 |
79033 |
966 |
0 |
0 |
| T4 |
103180 |
96 |
0 |
0 |
| T5 |
103308 |
0 |
0 |
0 |
| T6 |
0 |
2541 |
0 |
0 |
| T7 |
15491 |
0 |
0 |
0 |
| T8 |
100548 |
4740 |
0 |
0 |
| T9 |
13964 |
0 |
0 |
0 |
| T10 |
10457 |
0 |
0 |
0 |
| T11 |
4768 |
0 |
0 |
0 |
| T12 |
0 |
816 |
0 |
0 |
| T14 |
0 |
94 |
0 |
0 |
| T50 |
0 |
3869 |
0 |
0 |
| T100 |
0 |
1032 |
0 |
0 |
| T103 |
0 |
186 |
0 |
0 |