| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 83.13 | 83.13 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| tb.dut.u_otp_ctrl_lfsr_timer.u_prim_double_lfsr.gen_double_lfsr[0].u_prim_lfsr | 83.13 | 83.13 | |||||
| tb.dut.u_otp_ctrl_lfsr_timer.u_prim_double_lfsr.gen_double_lfsr[1].u_prim_lfsr | 83.13 | 83.13 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 83.13 | 83.13 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 83.13 | 83.13 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | 100.00 | 100.00 | u_prim_double_lfsr |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 83.13 | 83.13 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 83.13 | 83.13 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 100.00 | 100.00 | 100.00 | 100.00 | u_prim_double_lfsr |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 5 | 4 | 80.00 |
| Total Bits | 166 | 138 | 83.13 |
| Total Bits 0->1 | 83 | 69 | 83.13 |
| Total Bits 1->0 | 83 | 69 | 83.13 |
| Ports | 5 | 4 | 80.00 |
| Port Bits | 166 | 138 | 83.13 |
| Port Bits 0->1 | 83 | 69 | 83.13 |
| Port Bits 1->0 | 83 | 69 | 83.13 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| seed_en_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| seed_i[39:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
| lfsr_en_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| entropy_i[0] | No | No | No | INPUT | ||
| entropy_i[1] | Yes | Yes | *T6 | Yes | T6 | INPUT |
| entropy_i[3:2] | No | No | No | INPUT | ||
| entropy_i[4] | Yes | Yes | *T6,*T20 | Yes | T6,T20 | INPUT |
| entropy_i[6:5] | No | No | No | INPUT | ||
| entropy_i[8:7] | Yes | Yes | T6,*T20 | Yes | T6,T20 | INPUT |
| entropy_i[9] | No | No | No | INPUT | ||
| entropy_i[14:10] | Yes | Yes | *T20,*T6 | Yes | T20,T6 | INPUT |
| entropy_i[15] | No | No | No | INPUT | ||
| entropy_i[26:16] | Yes | Yes | *T6,*T20 | Yes | T6,T20 | INPUT |
| entropy_i[29:27] | No | No | No | INPUT | ||
| entropy_i[30] | Yes | Yes | *T6,*T20 | Yes | T6,T20 | INPUT |
| entropy_i[32:31] | No | No | No | INPUT | ||
| entropy_i[35:33] | Yes | Yes | *T6,*T20 | Yes | T6,T20 | INPUT |
| entropy_i[36] | No | No | No | INPUT | ||
| entropy_i[38:37] | Yes | Yes | T6,*T20 | Yes | T6,T20 | INPUT |
| entropy_i[39] | No | No | No | INPUT | ||
| state_o[39:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 5 | 4 | 80.00 |
| Total Bits | 166 | 138 | 83.13 |
| Total Bits 0->1 | 83 | 69 | 83.13 |
| Total Bits 1->0 | 83 | 69 | 83.13 |
| Ports | 5 | 4 | 80.00 |
| Port Bits | 166 | 138 | 83.13 |
| Port Bits 0->1 | 83 | 69 | 83.13 |
| Port Bits 1->0 | 83 | 69 | 83.13 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| seed_en_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| seed_i[39:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
| lfsr_en_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| entropy_i[0] | No | No | No | INPUT | ||
| entropy_i[1] | Yes | Yes | *T6 | Yes | T6 | INPUT |
| entropy_i[3:2] | No | No | No | INPUT | ||
| entropy_i[4] | Yes | Yes | *T6,*T20 | Yes | T6,T20 | INPUT |
| entropy_i[6:5] | No | No | No | INPUT | ||
| entropy_i[8:7] | Yes | Yes | T6,*T20 | Yes | T6,T20 | INPUT |
| entropy_i[9] | No | No | No | INPUT | ||
| entropy_i[14:10] | Yes | Yes | *T20,*T6 | Yes | T20,T6 | INPUT |
| entropy_i[15] | No | No | No | INPUT | ||
| entropy_i[26:16] | Yes | Yes | *T6,*T20 | Yes | T6,T20 | INPUT |
| entropy_i[29:27] | No | No | No | INPUT | ||
| entropy_i[30] | Yes | Yes | *T6,*T20 | Yes | T6,T20 | INPUT |
| entropy_i[32:31] | No | No | No | INPUT | ||
| entropy_i[35:33] | Yes | Yes | *T6,*T20 | Yes | T6,T20 | INPUT |
| entropy_i[36] | No | No | No | INPUT | ||
| entropy_i[38:37] | Yes | Yes | T6,*T20 | Yes | T6,T20 | INPUT |
| entropy_i[39] | No | No | No | INPUT | ||
| state_o[39:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 5 | 4 | 80.00 |
| Total Bits | 166 | 138 | 83.13 |
| Total Bits 0->1 | 83 | 69 | 83.13 |
| Total Bits 1->0 | 83 | 69 | 83.13 |
| Ports | 5 | 4 | 80.00 |
| Port Bits | 166 | 138 | 83.13 |
| Port Bits 0->1 | 83 | 69 | 83.13 |
| Port Bits 1->0 | 83 | 69 | 83.13 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| seed_en_i | Unreachable | Unreachable | Unreachable | INPUT | ||
| seed_i[39:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
| lfsr_en_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| entropy_i[0] | No | No | No | INPUT | ||
| entropy_i[1] | Yes | Yes | *T6 | Yes | T6 | INPUT |
| entropy_i[3:2] | No | No | No | INPUT | ||
| entropy_i[4] | Yes | Yes | *T6,*T20 | Yes | T6,T20 | INPUT |
| entropy_i[6:5] | No | No | No | INPUT | ||
| entropy_i[8:7] | Yes | Yes | T6,*T20 | Yes | T6,T20 | INPUT |
| entropy_i[9] | No | No | No | INPUT | ||
| entropy_i[14:10] | Yes | Yes | *T20,*T6 | Yes | T20,T6 | INPUT |
| entropy_i[15] | No | No | No | INPUT | ||
| entropy_i[26:16] | Yes | Yes | *T6,*T20 | Yes | T6,T20 | INPUT |
| entropy_i[29:27] | No | No | No | INPUT | ||
| entropy_i[30] | Yes | Yes | *T6,*T20 | Yes | T6,T20 | INPUT |
| entropy_i[32:31] | No | No | No | INPUT | ||
| entropy_i[35:33] | Yes | Yes | *T6,*T20 | Yes | T6,T20 | INPUT |
| entropy_i[36] | No | No | No | INPUT | ||
| entropy_i[38:37] | Yes | Yes | T6,*T20 | Yes | T6,T20 | INPUT |
| entropy_i[39] | No | No | No | INPUT | ||
| state_o[39:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |