Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
424786196 |
539164 |
0 |
0 |
| T2 |
219033 |
1802 |
0 |
0 |
| T3 |
16462 |
186 |
0 |
0 |
| T4 |
112508 |
6756 |
0 |
0 |
| T5 |
9247 |
0 |
0 |
0 |
| T6 |
585817 |
4770 |
0 |
0 |
| T7 |
71574 |
582 |
0 |
0 |
| T8 |
50211 |
132 |
0 |
0 |
| T9 |
135357 |
830 |
0 |
0 |
| T10 |
15930 |
0 |
0 |
0 |
| T11 |
294515 |
6528 |
0 |
0 |
| T13 |
0 |
3578 |
0 |
0 |
| T24 |
0 |
225 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
424786196 |
539090 |
0 |
0 |
| T2 |
219033 |
1802 |
0 |
0 |
| T3 |
16462 |
186 |
0 |
0 |
| T4 |
112508 |
6756 |
0 |
0 |
| T5 |
9247 |
0 |
0 |
0 |
| T6 |
585817 |
4769 |
0 |
0 |
| T7 |
71574 |
582 |
0 |
0 |
| T8 |
50211 |
132 |
0 |
0 |
| T9 |
135357 |
830 |
0 |
0 |
| T10 |
15930 |
0 |
0 |
0 |
| T11 |
294515 |
6528 |
0 |
0 |
| T13 |
0 |
3578 |
0 |
0 |
| T24 |
0 |
225 |
0 |
0 |