Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
460186047 |
474777 |
0 |
0 |
| T4 |
68412 |
134 |
0 |
0 |
| T5 |
12191 |
0 |
0 |
0 |
| T6 |
160576 |
2016 |
0 |
0 |
| T7 |
54286 |
218 |
0 |
0 |
| T8 |
365838 |
1034 |
0 |
0 |
| T10 |
14213 |
0 |
0 |
0 |
| T11 |
12455 |
0 |
0 |
0 |
| T12 |
44741 |
96 |
0 |
0 |
| T15 |
0 |
130 |
0 |
0 |
| T31 |
0 |
474 |
0 |
0 |
| T42 |
0 |
188 |
0 |
0 |
| T70 |
0 |
476 |
0 |
0 |
| T72 |
96755 |
1124 |
0 |
0 |
| T112 |
55163 |
0 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
460186047 |
474727 |
0 |
0 |
| T4 |
68412 |
134 |
0 |
0 |
| T5 |
12191 |
0 |
0 |
0 |
| T6 |
160576 |
2016 |
0 |
0 |
| T7 |
54286 |
218 |
0 |
0 |
| T8 |
365838 |
1034 |
0 |
0 |
| T10 |
14213 |
0 |
0 |
0 |
| T11 |
12455 |
0 |
0 |
0 |
| T12 |
44741 |
96 |
0 |
0 |
| T15 |
0 |
130 |
0 |
0 |
| T31 |
0 |
474 |
0 |
0 |
| T42 |
0 |
188 |
0 |
0 |
| T70 |
0 |
476 |
0 |
0 |
| T72 |
96755 |
1124 |
0 |
0 |
| T112 |
55163 |
0 |
0 |
0 |