Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
415724641 |
533515 |
0 |
0 |
| T1 |
15911 |
190 |
0 |
0 |
| T2 |
12450 |
0 |
0 |
0 |
| T3 |
19608 |
0 |
0 |
0 |
| T4 |
111926 |
590 |
0 |
0 |
| T5 |
166439 |
952 |
0 |
0 |
| T9 |
19310 |
0 |
0 |
0 |
| T10 |
9216 |
0 |
0 |
0 |
| T11 |
13257 |
0 |
0 |
0 |
| T12 |
13559 |
0 |
0 |
0 |
| T13 |
98351 |
1194 |
0 |
0 |
| T17 |
0 |
90 |
0 |
0 |
| T50 |
0 |
462 |
0 |
0 |
| T56 |
0 |
810 |
0 |
0 |
| T96 |
0 |
768 |
0 |
0 |
| T97 |
0 |
1350 |
0 |
0 |
| T107 |
0 |
454 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
415724641 |
533489 |
0 |
0 |
| T1 |
15911 |
190 |
0 |
0 |
| T2 |
12450 |
0 |
0 |
0 |
| T3 |
19608 |
0 |
0 |
0 |
| T4 |
111926 |
590 |
0 |
0 |
| T5 |
166439 |
952 |
0 |
0 |
| T9 |
19310 |
0 |
0 |
0 |
| T10 |
9216 |
0 |
0 |
0 |
| T11 |
13257 |
0 |
0 |
0 |
| T12 |
13559 |
0 |
0 |
0 |
| T13 |
98351 |
1193 |
0 |
0 |
| T17 |
0 |
90 |
0 |
0 |
| T50 |
0 |
462 |
0 |
0 |
| T56 |
0 |
810 |
0 |
0 |
| T96 |
0 |
768 |
0 |
0 |
| T97 |
0 |
1350 |
0 |
0 |
| T107 |
0 |
454 |
0 |
0 |