Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
457596318 |
515384 |
0 |
0 |
| T2 |
93839 |
2048 |
0 |
0 |
| T3 |
4148 |
0 |
0 |
0 |
| T4 |
13094 |
0 |
0 |
0 |
| T5 |
24791 |
96 |
0 |
0 |
| T6 |
28080 |
186 |
0 |
0 |
| T7 |
167250 |
2434 |
0 |
0 |
| T10 |
23905 |
0 |
0 |
0 |
| T11 |
22899 |
0 |
0 |
0 |
| T12 |
9794 |
0 |
0 |
0 |
| T15 |
412336 |
2072 |
0 |
0 |
| T16 |
0 |
2021 |
0 |
0 |
| T29 |
0 |
190 |
0 |
0 |
| T113 |
0 |
184 |
0 |
0 |
| T114 |
0 |
188 |
0 |
0 |
| T116 |
0 |
384 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
457596318 |
515332 |
0 |
0 |
| T2 |
93839 |
2047 |
0 |
0 |
| T3 |
4148 |
0 |
0 |
0 |
| T4 |
13094 |
0 |
0 |
0 |
| T5 |
24791 |
96 |
0 |
0 |
| T6 |
28080 |
186 |
0 |
0 |
| T7 |
167250 |
2434 |
0 |
0 |
| T10 |
23905 |
0 |
0 |
0 |
| T11 |
22899 |
0 |
0 |
0 |
| T12 |
9794 |
0 |
0 |
0 |
| T15 |
412336 |
2072 |
0 |
0 |
| T16 |
0 |
2021 |
0 |
0 |
| T29 |
0 |
190 |
0 |
0 |
| T113 |
0 |
184 |
0 |
0 |
| T114 |
0 |
188 |
0 |
0 |
| T116 |
0 |
384 |
0 |
0 |