Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
513627880 |
601901 |
0 |
0 |
| T1 |
63673 |
76 |
0 |
0 |
| T2 |
13695 |
0 |
0 |
0 |
| T3 |
16368 |
0 |
0 |
0 |
| T4 |
873470 |
7634 |
0 |
0 |
| T5 |
40261 |
270 |
0 |
0 |
| T6 |
0 |
5098 |
0 |
0 |
| T7 |
0 |
547 |
0 |
0 |
| T8 |
16520 |
90 |
0 |
0 |
| T9 |
58407 |
950 |
0 |
0 |
| T10 |
5360 |
0 |
0 |
0 |
| T11 |
25770 |
0 |
0 |
0 |
| T12 |
47026 |
0 |
0 |
0 |
| T34 |
0 |
750 |
0 |
0 |
| T109 |
0 |
253 |
0 |
0 |
| T133 |
0 |
1018 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
513627880 |
601824 |
0 |
0 |
| T1 |
63673 |
76 |
0 |
0 |
| T2 |
13695 |
0 |
0 |
0 |
| T3 |
16368 |
0 |
0 |
0 |
| T4 |
873470 |
7633 |
0 |
0 |
| T5 |
40261 |
270 |
0 |
0 |
| T6 |
0 |
5098 |
0 |
0 |
| T7 |
0 |
547 |
0 |
0 |
| T8 |
16520 |
90 |
0 |
0 |
| T9 |
58407 |
950 |
0 |
0 |
| T10 |
5360 |
0 |
0 |
0 |
| T11 |
25770 |
0 |
0 |
0 |
| T12 |
47026 |
0 |
0 |
0 |
| T34 |
0 |
750 |
0 |
0 |
| T109 |
0 |
253 |
0 |
0 |
| T133 |
0 |
1018 |
0 |
0 |