| SCORE | INSTANCES | WEIGHT | GOAL | AT LEAST | PER INSTANCE | AUTO BIN MAX | PRINT MISSING |
| 85.71 | 77.14 | 1 | 100 | 1 | 1 | 64 | 64 |
| NAME | SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
| unbuf_err_code_cg_wrap[OtpVendorTestErrIdx] | 42.86 | 1 | 100 | 1 | 64 | 64 |
| unbuf_err_code_cg_wrap[OtpCreatorSwCfgErrIdx] | 85.71 | 1 | 100 | 1 | 64 | 64 |
| unbuf_err_code_cg_wrap[OtpOwnerSwCfgErrIdx] | 85.71 | 1 | 100 | 1 | 64 | 64 |
| unbuf_err_code_cg_wrap[OtpRotCreatorAuthCodesignErrIdx] | 85.71 | 1 | 100 | 1 | 64 | 64 |
| unbuf_err_code_cg_wrap[OtpRotCreatorAuthStateErrIdx] | 85.71 | 1 | 100 | 1 | 64 | 64 |
| SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
| 42.86 | 1 | 100 | 1 | 64 | 64 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Variables | 7 | 4 | 3 | 42.86 |
| VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
| err_code_vals | 7 | 4 | 3 | 42.86 | 100 | 1 | 1 | 0 |
| SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
| 85.71 | 1 | 100 | 1 | 64 | 64 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Variables | 7 | 1 | 6 | 85.71 |
| VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
| err_code_vals | 7 | 1 | 6 | 85.71 | 100 | 1 | 1 | 0 |
| SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
| 85.71 | 1 | 100 | 1 | 64 | 64 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Variables | 7 | 1 | 6 | 85.71 |
| VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
| err_code_vals | 7 | 1 | 6 | 85.71 | 100 | 1 | 1 | 0 |
| SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
| 85.71 | 1 | 100 | 1 | 64 | 64 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Variables | 7 | 1 | 6 | 85.71 |
| VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
| err_code_vals | 7 | 1 | 6 | 85.71 | 100 | 1 | 1 | 0 |
| SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
| 85.71 | 1 | 100 | 1 | 64 | 64 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Variables | 7 | 1 | 6 | 85.71 |
| VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
| err_code_vals | 7 | 1 | 6 | 85.71 | 100 | 1 | 1 | 0 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 7 | 4 | 3 | 42.86 |
| NAME | COUNT | AT LEAST | NUMBER | STATUS |
| check_fail | 0 | 1 | 1 | |
| ecc_uncorr_err | 0 | 1 | 1 | |
| ecc_corr_err | 0 | 1 | 1 | |
| macro_err | 0 | 1 | 1 |
| NAME | COUNT | STATUS |
| illegal_err | 0 | Illegal |
| NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| fsm_err | 91293 | 1 | T5 | 644 | T8 | 114 | T10 | 43 | ||||
| access_err | 39960 | 1 | T8 | 2 | T101 | 29 | T28 | 77 | ||||
| no_err | 85169 | 1 | T1 | 13 | T2 | 10 | T5 | 63 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 7 | 1 | 6 | 85.71 |
| NAME | COUNT | AT LEAST | NUMBER | STATUS |
| macro_err | 0 | 1 | 1 |
| NAME | COUNT | STATUS |
| illegal_err | 0 | Illegal |
| NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| fsm_err | 91012 | 1 | T5 | 644 | T8 | 114 | T10 | 43 | ||||
| check_fail | 2 | 1 | T71 | 1 | T138 | 1 | - | - | ||||
| access_err | 40649 | 1 | T5 | 34 | T101 | 56 | T28 | 86 | ||||
| ecc_uncorr_err | 385 | 1 | T143 | 1 | T156 | 1 | T159 | 1 | ||||
| ecc_corr_err | 833 | 1 | T28 | 60 | T75 | 56 | T30 | 23 | ||||
| no_err | 83572 | 1 | T1 | 13 | T2 | 10 | T5 | 29 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 7 | 1 | 6 | 85.71 |
| NAME | COUNT | AT LEAST | NUMBER | STATUS |
| macro_err | 0 | 1 | 1 |
| NAME | COUNT | STATUS |
| illegal_err | 0 | Illegal |
| NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| fsm_err | 91092 | 1 | T3 | 1 | T5 | 644 | T8 | 114 | ||||
| check_fail | 1 | 1 | T71 | 1 | - | - | - | - | ||||
| access_err | 39369 | 1 | T5 | 36 | T4 | 13 | T12 | 12 | ||||
| ecc_uncorr_err | 315 | 1 | T66 | 1 | T144 | 1 | T157 | 1 | ||||
| ecc_corr_err | 780 | 1 | T28 | 49 | T137 | 3 | T141 | 10 | ||||
| no_err | 84818 | 1 | T1 | 13 | T2 | 10 | T5 | 27 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 7 | 1 | 6 | 85.71 |
| NAME | COUNT | AT LEAST | NUMBER | STATUS |
| macro_err | 0 | 1 | 1 |
| NAME | COUNT | STATUS |
| illegal_err | 0 | Illegal |
| NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| fsm_err | 90989 | 1 | T5 | 644 | T8 | 114 | T10 | 43 | ||||
| check_fail | 2 | 1 | T71 | 1 | T138 | 1 | - | - | ||||
| access_err | 40267 | 1 | T5 | 12 | T4 | 24 | T101 | 5 | ||||
| ecc_uncorr_err | 414 | 1 | T155 | 1 | T141 | 52 | T140 | 1 | ||||
| ecc_corr_err | 1199 | 1 | T28 | 23 | T137 | 1 | T75 | 82 | ||||
| no_err | 83408 | 1 | T1 | 13 | T2 | 10 | T5 | 51 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 7 | 1 | 6 | 85.71 |
| NAME | COUNT | AT LEAST | NUMBER | STATUS |
| macro_err | 0 | 1 | 1 |
| NAME | COUNT | STATUS |
| illegal_err | 0 | Illegal |
| NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| fsm_err | 91188 | 1 | T5 | 644 | T8 | 114 | T10 | 43 | ||||
| check_fail | 1 | 1 | T138 | 1 | - | - | - | - | ||||
| access_err | 39480 | 1 | T5 | 29 | T28 | 53 | T29 | 9 | ||||
| ecc_uncorr_err | 213 | 1 | T137 | 21 | T141 | 56 | T197 | 1 | ||||
| ecc_corr_err | 961 | 1 | T28 | 103 | T139 | 3 | T75 | 52 | ||||
| no_err | 84360 | 1 | T1 | 13 | T2 | 10 | T5 | 34 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |