Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
449862962 |
508468 |
0 |
0 |
| T1 |
24042 |
188 |
0 |
0 |
| T2 |
9637 |
0 |
0 |
0 |
| T3 |
20939 |
184 |
0 |
0 |
| T4 |
0 |
724 |
0 |
0 |
| T5 |
15417 |
0 |
0 |
0 |
| T6 |
0 |
1414 |
0 |
0 |
| T8 |
11937 |
0 |
0 |
0 |
| T9 |
23647 |
0 |
0 |
0 |
| T10 |
11375 |
0 |
0 |
0 |
| T11 |
18983 |
0 |
0 |
0 |
| T12 |
5982 |
0 |
0 |
0 |
| T13 |
16807 |
0 |
0 |
0 |
| T17 |
0 |
134 |
0 |
0 |
| T19 |
0 |
852 |
0 |
0 |
| T32 |
0 |
144 |
0 |
0 |
| T98 |
0 |
464 |
0 |
0 |
| T119 |
0 |
188 |
0 |
0 |
| T120 |
0 |
184 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
449862962 |
508420 |
0 |
0 |
| T1 |
24042 |
188 |
0 |
0 |
| T2 |
9637 |
0 |
0 |
0 |
| T3 |
20939 |
184 |
0 |
0 |
| T4 |
0 |
724 |
0 |
0 |
| T5 |
15417 |
0 |
0 |
0 |
| T6 |
0 |
1414 |
0 |
0 |
| T8 |
11937 |
0 |
0 |
0 |
| T9 |
23647 |
0 |
0 |
0 |
| T10 |
11375 |
0 |
0 |
0 |
| T11 |
18983 |
0 |
0 |
0 |
| T12 |
5982 |
0 |
0 |
0 |
| T13 |
16807 |
0 |
0 |
0 |
| T17 |
0 |
134 |
0 |
0 |
| T19 |
0 |
852 |
0 |
0 |
| T32 |
0 |
144 |
0 |
0 |
| T98 |
0 |
464 |
0 |
0 |
| T119 |
0 |
188 |
0 |
0 |
| T120 |
0 |
184 |
0 |
0 |