Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
396154897 |
527474 |
0 |
0 |
| T4 |
99681 |
1154 |
0 |
0 |
| T5 |
76871 |
820 |
0 |
0 |
| T6 |
38894 |
562 |
0 |
0 |
| T7 |
116035 |
2070 |
0 |
0 |
| T11 |
12539 |
0 |
0 |
0 |
| T12 |
26876 |
0 |
0 |
0 |
| T13 |
10539 |
0 |
0 |
0 |
| T27 |
28988 |
188 |
0 |
0 |
| T44 |
11762 |
0 |
0 |
0 |
| T97 |
138219 |
672 |
0 |
0 |
| T99 |
0 |
166 |
0 |
0 |
| T100 |
0 |
96 |
0 |
0 |
| T128 |
0 |
140 |
0 |
0 |
| T129 |
0 |
196 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
396154897 |
527446 |
0 |
0 |
| T4 |
99681 |
1154 |
0 |
0 |
| T5 |
76871 |
820 |
0 |
0 |
| T6 |
38894 |
562 |
0 |
0 |
| T7 |
116035 |
2070 |
0 |
0 |
| T11 |
12539 |
0 |
0 |
0 |
| T12 |
26876 |
0 |
0 |
0 |
| T13 |
10539 |
0 |
0 |
0 |
| T27 |
28988 |
188 |
0 |
0 |
| T44 |
11762 |
0 |
0 |
0 |
| T97 |
138219 |
672 |
0 |
0 |
| T99 |
0 |
166 |
0 |
0 |
| T100 |
0 |
96 |
0 |
0 |
| T128 |
0 |
140 |
0 |
0 |
| T129 |
0 |
196 |
0 |
0 |