Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
461803720 |
532774 |
0 |
0 |
| T1 |
68010 |
552 |
0 |
0 |
| T2 |
40272 |
0 |
0 |
0 |
| T3 |
67749 |
924 |
0 |
0 |
| T4 |
36237 |
364 |
0 |
0 |
| T5 |
716561 |
1840 |
0 |
0 |
| T8 |
18163 |
0 |
0 |
0 |
| T9 |
787573 |
8935 |
0 |
0 |
| T10 |
10137 |
98 |
0 |
0 |
| T11 |
14486 |
0 |
0 |
0 |
| T12 |
120210 |
1070 |
0 |
0 |
| T15 |
0 |
96 |
0 |
0 |
| T90 |
0 |
762 |
0 |
0 |
| T101 |
0 |
362 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
461803720 |
532723 |
0 |
0 |
| T1 |
68010 |
552 |
0 |
0 |
| T2 |
40272 |
0 |
0 |
0 |
| T3 |
67749 |
924 |
0 |
0 |
| T4 |
36237 |
364 |
0 |
0 |
| T5 |
716561 |
1840 |
0 |
0 |
| T8 |
18163 |
0 |
0 |
0 |
| T9 |
787573 |
8935 |
0 |
0 |
| T10 |
10137 |
98 |
0 |
0 |
| T11 |
14486 |
0 |
0 |
0 |
| T12 |
120210 |
1070 |
0 |
0 |
| T15 |
0 |
96 |
0 |
0 |
| T90 |
0 |
762 |
0 |
0 |
| T101 |
0 |
362 |
0 |
0 |