Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
464535028 |
530210 |
0 |
0 |
| T1 |
121959 |
668 |
0 |
0 |
| T2 |
13718 |
0 |
0 |
0 |
| T3 |
10752 |
0 |
0 |
0 |
| T4 |
22136 |
190 |
0 |
0 |
| T5 |
52662 |
462 |
0 |
0 |
| T6 |
0 |
1452 |
0 |
0 |
| T9 |
13364 |
0 |
0 |
0 |
| T10 |
11684 |
0 |
0 |
0 |
| T11 |
61570 |
572 |
0 |
0 |
| T12 |
42988 |
552 |
0 |
0 |
| T13 |
12013 |
0 |
0 |
0 |
| T28 |
0 |
1106 |
0 |
0 |
| T36 |
0 |
886 |
0 |
0 |
| T96 |
0 |
141 |
0 |
0 |
| T102 |
0 |
188 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
464535028 |
530153 |
0 |
0 |
| T1 |
121959 |
668 |
0 |
0 |
| T2 |
13718 |
0 |
0 |
0 |
| T3 |
10752 |
0 |
0 |
0 |
| T4 |
22136 |
190 |
0 |
0 |
| T5 |
52662 |
462 |
0 |
0 |
| T6 |
0 |
1452 |
0 |
0 |
| T9 |
13364 |
0 |
0 |
0 |
| T10 |
11684 |
0 |
0 |
0 |
| T11 |
61570 |
572 |
0 |
0 |
| T12 |
42988 |
552 |
0 |
0 |
| T13 |
12013 |
0 |
0 |
0 |
| T28 |
0 |
1106 |
0 |
0 |
| T36 |
0 |
886 |
0 |
0 |
| T96 |
0 |
141 |
0 |
0 |
| T102 |
0 |
188 |
0 |
0 |