Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
474290662 |
563731 |
0 |
0 |
| T2 |
39407 |
156 |
0 |
0 |
| T3 |
12374 |
0 |
0 |
0 |
| T4 |
198898 |
1032 |
0 |
0 |
| T5 |
12788 |
94 |
0 |
0 |
| T6 |
0 |
12526 |
0 |
0 |
| T7 |
0 |
3386 |
0 |
0 |
| T8 |
0 |
1110 |
0 |
0 |
| T9 |
62586 |
0 |
0 |
0 |
| T10 |
123012 |
196 |
0 |
0 |
| T11 |
11727 |
0 |
0 |
0 |
| T12 |
13617 |
0 |
0 |
0 |
| T13 |
190561 |
586 |
0 |
0 |
| T16 |
0 |
90 |
0 |
0 |
| T26 |
17862 |
0 |
0 |
0 |
| T41 |
0 |
1016 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
474290662 |
563672 |
0 |
0 |
| T2 |
39407 |
156 |
0 |
0 |
| T3 |
12374 |
0 |
0 |
0 |
| T4 |
198898 |
1032 |
0 |
0 |
| T5 |
12788 |
94 |
0 |
0 |
| T6 |
0 |
12526 |
0 |
0 |
| T7 |
0 |
3386 |
0 |
0 |
| T8 |
0 |
1110 |
0 |
0 |
| T9 |
62586 |
0 |
0 |
0 |
| T10 |
123012 |
196 |
0 |
0 |
| T11 |
11727 |
0 |
0 |
0 |
| T12 |
13617 |
0 |
0 |
0 |
| T13 |
190561 |
586 |
0 |
0 |
| T16 |
0 |
90 |
0 |
0 |
| T26 |
17862 |
0 |
0 |
0 |
| T41 |
0 |
1016 |
0 |
0 |