Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
437175828 |
555876 |
0 |
0 |
| T1 |
70856 |
560 |
0 |
0 |
| T2 |
17895 |
0 |
0 |
0 |
| T3 |
17798 |
0 |
0 |
0 |
| T4 |
45472 |
376 |
0 |
0 |
| T5 |
0 |
2088 |
0 |
0 |
| T6 |
13858 |
0 |
0 |
0 |
| T7 |
0 |
2480 |
0 |
0 |
| T9 |
26865 |
0 |
0 |
0 |
| T10 |
16710 |
0 |
0 |
0 |
| T11 |
14697 |
0 |
0 |
0 |
| T12 |
63379 |
0 |
0 |
0 |
| T13 |
11833 |
0 |
0 |
0 |
| T28 |
0 |
1270 |
0 |
0 |
| T36 |
0 |
668 |
0 |
0 |
| T37 |
0 |
796 |
0 |
0 |
| T42 |
0 |
92 |
0 |
0 |
| T61 |
0 |
152 |
0 |
0 |
| T113 |
0 |
282 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
437175828 |
555795 |
0 |
0 |
| T1 |
70856 |
560 |
0 |
0 |
| T2 |
17895 |
0 |
0 |
0 |
| T3 |
17798 |
0 |
0 |
0 |
| T4 |
45472 |
376 |
0 |
0 |
| T5 |
0 |
2088 |
0 |
0 |
| T6 |
13858 |
0 |
0 |
0 |
| T7 |
0 |
2480 |
0 |
0 |
| T9 |
26865 |
0 |
0 |
0 |
| T10 |
16710 |
0 |
0 |
0 |
| T11 |
14697 |
0 |
0 |
0 |
| T12 |
63379 |
0 |
0 |
0 |
| T13 |
11833 |
0 |
0 |
0 |
| T28 |
0 |
1270 |
0 |
0 |
| T36 |
0 |
668 |
0 |
0 |
| T37 |
0 |
796 |
0 |
0 |
| T42 |
0 |
92 |
0 |
0 |
| T61 |
0 |
152 |
0 |
0 |
| T113 |
0 |
282 |
0 |
0 |