Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
485151582 |
520633 |
0 |
0 |
| T1 |
73189 |
94 |
0 |
0 |
| T2 |
18470 |
146 |
0 |
0 |
| T3 |
17552 |
184 |
0 |
0 |
| T4 |
589526 |
3482 |
0 |
0 |
| T5 |
823606 |
2476 |
0 |
0 |
| T6 |
13210 |
94 |
0 |
0 |
| T7 |
551165 |
2144 |
0 |
0 |
| T8 |
15173 |
0 |
0 |
0 |
| T9 |
18060 |
0 |
0 |
0 |
| T10 |
63680 |
750 |
0 |
0 |
| T25 |
0 |
284 |
0 |
0 |
| T95 |
0 |
192 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
485151582 |
520575 |
0 |
0 |
| T1 |
73189 |
94 |
0 |
0 |
| T2 |
18470 |
146 |
0 |
0 |
| T3 |
17552 |
184 |
0 |
0 |
| T4 |
589526 |
3482 |
0 |
0 |
| T5 |
823606 |
2476 |
0 |
0 |
| T6 |
13210 |
94 |
0 |
0 |
| T7 |
551165 |
2144 |
0 |
0 |
| T8 |
15173 |
0 |
0 |
0 |
| T9 |
18060 |
0 |
0 |
0 |
| T10 |
63680 |
750 |
0 |
0 |
| T25 |
0 |
284 |
0 |
0 |
| T95 |
0 |
192 |
0 |
0 |