Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
413327737 |
503775 |
0 |
0 |
| T2 |
55365 |
724 |
0 |
0 |
| T3 |
810642 |
3632 |
0 |
0 |
| T4 |
24914 |
192 |
0 |
0 |
| T5 |
670883 |
324 |
0 |
0 |
| T8 |
15226 |
0 |
0 |
0 |
| T9 |
14820 |
0 |
0 |
0 |
| T10 |
77406 |
266 |
0 |
0 |
| T11 |
163838 |
264 |
0 |
0 |
| T12 |
10063 |
0 |
0 |
0 |
| T28 |
0 |
530 |
0 |
0 |
| T38 |
0 |
612 |
0 |
0 |
| T103 |
14453 |
0 |
0 |
0 |
| T104 |
0 |
330 |
0 |
0 |
| T153 |
0 |
1028 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
413327737 |
503717 |
0 |
0 |
| T2 |
55365 |
724 |
0 |
0 |
| T3 |
810642 |
3632 |
0 |
0 |
| T4 |
24914 |
192 |
0 |
0 |
| T5 |
670883 |
324 |
0 |
0 |
| T8 |
15226 |
0 |
0 |
0 |
| T9 |
14820 |
0 |
0 |
0 |
| T10 |
77406 |
266 |
0 |
0 |
| T11 |
163838 |
264 |
0 |
0 |
| T12 |
10063 |
0 |
0 |
0 |
| T28 |
0 |
530 |
0 |
0 |
| T38 |
0 |
612 |
0 |
0 |
| T103 |
14453 |
0 |
0 |
0 |
| T104 |
0 |
330 |
0 |
0 |
| T153 |
0 |
1028 |
0 |
0 |